0
Your cart

Your cart is empty

Browse All Departments
  • All Departments
Price
  • R2,500 - R5,000 (2)
  • -
Status
Brand

Showing 1 - 2 of 2 matches in All Departments

Pipelined Multiprocessor System-on-Chip for Multimedia (Hardcover, 2014 ed.): Haris Javaid, Sri Parameswaran Pipelined Multiprocessor System-on-Chip for Multimedia (Hardcover, 2014 ed.)
Haris Javaid, Sri Parameswaran
R3,965 R3,317 Discovery Miles 33 170 Save R648 (16%) Ships in 12 - 17 working days

This book describes analytical models and estimation methods to enhance performance estimation of pipelined multiprocessor systems-on-chip (MPSoCs). A framework is introduced for both design-time and run-time optimizations. For design space exploration, several algorithms are presented to minimize the area footprint of a pipelined MPSoC under a latency or a throughput constraint. A novel adaptive pipelined MPSoC architecture is described, where idle processors are transitioned into low-power states at run-time to reduce energy consumption. Multi-mode pipelined MPSoCs are introduced, where multiple pipelined MPSoCs optimized separately are merged into a single pipelined MPSoC, enabling further reduction of the area footprint by sharing the processors and communication buffers. Readers will benefit from the authors' combined use of analytical models, estimation methods and exploration algorithms and will be enabled to explore billions of design points in a few minutes.

Pipelined Multiprocessor System-on-Chip for Multimedia (Paperback, Softcover reprint of the original 1st ed. 2014): Haris... Pipelined Multiprocessor System-on-Chip for Multimedia (Paperback, Softcover reprint of the original 1st ed. 2014)
Haris Javaid, Sri Parameswaran
R3,253 Discovery Miles 32 530 Ships in 10 - 15 working days

This book describes analytical models and estimation methods to enhance performance estimation of pipelined multiprocessor systems-on-chip (MPSoCs). A framework is introduced for both design-time and run-time optimizations. For design space exploration, several algorithms are presented to minimize the area footprint of a pipelined MPSoC under a latency or a throughput constraint. A novel adaptive pipelined MPSoC architecture is described, where idle processors are transitioned into low-power states at run-time to reduce energy consumption. Multi-mode pipelined MPSoCs are introduced, where multiple pipelined MPSoCs optimized separately are merged into a single pipelined MPSoC, enabling further reduction of the area footprint by sharing the processors and communication buffers. Readers will benefit from the authors’ combined use of analytical models, estimation methods and exploration algorithms and will be enabled to explore billions of design points in a few minutes.

Free Delivery
Pinterest Twitter Facebook Google+
You may like...
Snyman's Criminal Law
Kallie Snyman, Shannon Vaughn Hoctor Paperback R1,385 R1,153 Discovery Miles 11 530
Bibby's - More Good Food
Dianne Bibby Hardcover R480 R375 Discovery Miles 3 750
Power In Action - Democracy, Citizenship…
Steven Friedman Paperback R350 R273 Discovery Miles 2 730
The Super Cadres - ANC Misrule In The…
Pieter du Toit Paperback R330 R220 Discovery Miles 2 200
Breaking Bread - A Memoir
Jonathan Jansen Paperback R330 R220 Discovery Miles 2 200
Braai
Reuben Riffel Paperback R495 R359 Discovery Miles 3 590
Sabotage - Eskom Under Siege
Kyle Cowan Paperback  (2)
R320 R250 Discovery Miles 2 500
100 Mandela Moments
Kate Sidley Paperback R250 R200 Discovery Miles 2 000
Modern Cape Malay Cooking - Comfort Food…
Cariema Isaacs Paperback R370 R260 Discovery Miles 2 600
Fundamental Principles Of Civil…
C. Theophilopolos, Corlia van Heerden, … Paperback  (1)
R1,295 R1,082 Discovery Miles 10 820

 

Partners