0
Your cart

Your cart is empty

Browse All Departments
  • All Departments
Price
  • R2,500 - R5,000 (3)
  • -
Status
Brand

Showing 1 - 3 of 3 matches in All Departments

Parasitic Substrate Coupling in High Voltage Integrated Circuits - Minority and Majority Carriers Propagation in Semiconductor... Parasitic Substrate Coupling in High Voltage Integrated Circuits - Minority and Majority Carriers Propagation in Semiconductor Substrate (Hardcover, 1st ed. 2018)
Pietro Buccella, Camillo Stefanucci, Maher Kayal, Jean-Michel Sallese
R2,793 Discovery Miles 27 930 Ships in 10 - 15 working days

This book introduces a new approach to model and predict substrate parasitic failures in integrated circuits with standard circuit design tools. The injection of majority and minority carriers in the substrate is a recurring problem in smart power ICs containing high voltage, high current switching devices besides sensitive control, protection and signal processing circuits. The injection of parasitic charges leads to the activation of substrate bipolar transistors. This book explores how these events can be evaluated for a wide range of circuit topologies. To this purpose, new generalized devices implemented in Verilog-A are used to model the substrate with standard circuit simulators. This approach was able to predict for the first time the activation of a latch-up in real circuits through post-layout SPICE simulation analysis. Discusses substrate modeling and circuit-level simulation of parasitic bipolar device coupling effects in integrated circuits; Includes circuit back-annotation of the parasitic lateral n-p-n and vertical p-n-p bipolar transistors in the substrate; Uses Spice for simulation and characterization of parasitic bipolar transistors, latch-up of the parasitic p-n-p-n structure, and electrostatic discharge (ESD) protection devices; Offers design guidelines to reduce couplings by adding specific protections.

Parasitic Substrate Coupling in High Voltage Integrated Circuits - Minority and Majority Carriers Propagation in Semiconductor... Parasitic Substrate Coupling in High Voltage Integrated Circuits - Minority and Majority Carriers Propagation in Semiconductor Substrate (Paperback, Softcover reprint of the original 1st ed. 2018)
Pietro Buccella, Camillo Stefanucci, Maher Kayal, Jean-Michel Sallese
R2,789 Discovery Miles 27 890 Ships in 10 - 15 working days

This book introduces a new approach to model and predict substrate parasitic failures in integrated circuits with standard circuit design tools. The injection of majority and minority carriers in the substrate is a recurring problem in smart power ICs containing high voltage, high current switching devices besides sensitive control, protection and signal processing circuits. The injection of parasitic charges leads to the activation of substrate bipolar transistors. This book explores how these events can be evaluated for a wide range of circuit topologies. To this purpose, new generalized devices implemented in Verilog-A are used to model the substrate with standard circuit simulators. This approach was able to predict for the first time the activation of a latch-up in real circuits through post-layout SPICE simulation analysis. Discusses substrate modeling and circuit-level simulation of parasitic bipolar device coupling effects in integrated circuits; Includes circuit back-annotation of the parasitic lateral n-p-n and vertical p-n-p bipolar transistors in the substrate; Uses Spice for simulation and characterization of parasitic bipolar transistors, latch-up of the parasitic p-n-p-n structure, and electrostatic discharge (ESD) protection devices; Offers design guidelines to reduce couplings by adding specific protections.

Modeling Nanowire and Double-Gate Junctionless Field-Effect Transistors (Hardcover): Farzan Jazaeri, Jean-Michel Sallese Modeling Nanowire and Double-Gate Junctionless Field-Effect Transistors (Hardcover)
Farzan Jazaeri, Jean-Michel Sallese
R3,657 Discovery Miles 36 570 Ships in 12 - 17 working days

The first book on the topic, this is a comprehensive introduction to the modeling and design of junctionless field effect transistors (FETs). Beginning with a discussion of the advantages and limitations of the technology, the authors also provide a thorough overview of published analytical models for double-gate and nanowire configurations, before offering a general introduction to the EPFL charge-based model of junctionless FETs. Important features are introduced gradually, including nanowire versus double-gate equivalence, technological design space, junctionless FET performances, short channel effects, transcapacitances, asymmetric operation, thermal noise, interface traps, and the junction FET. Additional features compatible with biosensor applications are also discussed. This is a valuable resource for students and researchers looking to understand more about this new and fast developing field.

Free Delivery
Pinterest Twitter Facebook Google+
You may like...
Decolonisation In Universities - The…
Jonathan D. Jansen Paperback R395 R309 Discovery Miles 3 090
Jumbo Jan van Haasteren Comic Jigsaw…
 (1)
R439 R399 Discovery Miles 3 990
IQHK LEGO Star Wars - Darth Vader Key…
 (6)
R205 R176 Discovery Miles 1 760
Efekto Eco Rat - Rodenticide (7 x 20g…
R139 R110 Discovery Miles 1 100
Torch Screwdriver
R69 R51 Discovery Miles 510
Bantex @School Painting Brushes…
R39 Discovery Miles 390
Bug-A-Salt 3.0 Black Fly
 (1)
R999 Discovery Miles 9 990
Sony NEW Playstation Dualshock 4 v2…
 (3)
R1,842 R1,450 Discovery Miles 14 500
The Year Of Facing Fire - A Memoir
Helena Kriel Paperback R315 R271 Discovery Miles 2 710
Harry Potter Wizard Wand - In…
 (3)
R800 Discovery Miles 8 000

 

Partners