0
Your cart

Your cart is empty

Browse All Departments
  • All Departments
Price
  • R1,000 - R2,500 (1)
  • R2,500 - R5,000 (5)
  • -
Status
Brand

Showing 1 - 6 of 6 matches in All Departments

Embedded Processor-Based Self-Test (Hardcover, 2004 ed.): Dimitris Gizopoulos, A. Paschalis, Yervant Zorian Embedded Processor-Based Self-Test (Hardcover, 2004 ed.)
Dimitris Gizopoulos, A. Paschalis, Yervant Zorian
R5,228 Discovery Miles 52 280 Ships in 12 - 17 working days

Embedded Processor-Based Self-Test is a guide to self-testing strategies for embedded processors. Embedded processors are regularly used today in most System-on-Chips (SoCs). Testing of microprocessors and embedded processors has always been a challenge because most traditional testing techniques fail when applied to them. This is due to the complex sequential structure of processor architectures, which consists of high performance datapath units and sophisticated control logic for performance optimization. Structured Design-for-Testability (DfT) and hardware-based self-testing techniques, which usually have a non-trivial impact on a circuit's performance, size and power, can not be applied without serious consideration and careful incorporation into the processor design.

Embedded Processor-Based Self-Test shows how the powerful embedded functionality that processors offer can be utilized as a self-testing resource. Through a discussion of different strategies the book emphasizes on the emerging area of Software-Based Self-Testing (SBST). SBST is based on the idea of execution of embedded software programs to perform self-testing of the processor itself and its surrounding blocks in the SoC. SBST is a low-cost strategy in terms of overhead (area, speed, power), development effort and test application cost, as it is applied using low-cost, low-speed test equipment.

Embedded Processor-Based Self-Test can be used by designers, DfT engineers, test practitioners, researchers and students working on digital testing, and in particular processor and SoC test. This book sets the framework for comparisons among different SBST methodologies by discussing key requirements. It presents successful applications of SBST to a number of embedded processors of different complexities and instruction set architectures.

On-Line Testing for VLSI (Hardcover, Reprinted from THE JOURNAL OF ELECTRONIC TESTING, 12:1-2, 1998): Michael Nicolaidis,... On-Line Testing for VLSI (Hardcover, Reprinted from THE JOURNAL OF ELECTRONIC TESTING, 12:1-2, 1998)
Michael Nicolaidis, Yervant Zorian, Dhiraj Pradhan
R3,231 Discovery Miles 32 310 Ships in 12 - 17 working days

Test functions (fault detection, diagnosis, error correction, repair, etc.) that are applied concurrently while the system continues its intended function are defined as on-line testing. In its expanded scope, on-line testing includes the design of concurrent error checking subsystems that can be themselves self-checking, fail-safe systems that continue to function correctly even after an error occurs, reliability monitoring, and self-test and fault-tolerant designs. On-Line Testing for VLSI contains a selected set of articles that discuss many of the modern aspects of on-line testing as faced today. The contributions are largely derived from recent IEEE International On-Line Testing Workshops. Guest editors Michael Nicolaidis, Yervant Zorian and Dhiraj Pradhan organized the articles into six chapters. In the first chapter the editors introduce a large number of approaches with an expanded bibliography in which some references date back to the sixties. On-Line Testing for VLSI is an edited volume of original research comprising invited contributions by leading researchers.

Multi-Chip Module Test Strategies (Hardcover, Reprinted from JOURNAL OF ELECTRONIC TESTING, 10:1-2, 1997): Yervant Zorian Multi-Chip Module Test Strategies (Hardcover, Reprinted from JOURNAL OF ELECTRONIC TESTING, 10:1-2, 1997)
Yervant Zorian
R3,182 Discovery Miles 31 820 Ships in 12 - 17 working days

MCMs today consist of complex and dense VLSI devices mounted into packages that allow little physical access to internal nodes. The complexity and cost associated with their test and diagnosis are major obstacles to their use. Multi-Chip Module Test Strategies presents state-of-the-art test strategies for MCMs. This volume of original research is designed for engineers interested in practical implementations of MCM test solutions and for designers looking for leading edge test and design-for-testability solutions for their next designs. Multi-Chip Module Test Strategies consists of eight contributions by leading researchers. It is designed to provide a comprehensive and well-balanced coverage of the MCM test domain. Multi-Chip Module Test Strategies has also been published as a special issue of the Journal of Electronic Testing: Theory and Applications (JETTA, Volume 10, Numbers 1 and 2).

Embedded Processor-Based Self-Test (Paperback, Softcover reprint of the original 1st ed. 2004): Dimitris Gizopoulos, A.... Embedded Processor-Based Self-Test (Paperback, Softcover reprint of the original 1st ed. 2004)
Dimitris Gizopoulos, A. Paschalis, Yervant Zorian
R4,274 Discovery Miles 42 740 Out of stock

Embedded Processor-Based Self-Test is a guide to self-testing strategies for embedded processors. Embedded processors are regularly used today in most System-on-Chips (SoCs). Testing of microprocessors and embedded processors has always been a challenge because most traditional testing techniques fail when applied to them. This is due to the complex sequential structure of processor architectures, which consists of high performance datapath units and sophisticated control logic for performance optimization. Structured Design-for-Testability (DfT) and hardware-based self-testing techniques, which usually have a non-trivial impact on a circuit's performance, size and power, can not be applied without serious consideration and careful incorporation into the processor design.

Embedded Processor-Based Self-Test shows how the powerful embedded functionality that processors offer can be utilized as a self-testing resource. Through a discussion of different strategies the book emphasizes on the emerging area of Software-Based Self-Testing (SBST). SBST is based on the idea of execution of embedded software programs to perform self-testing of the processor itself and its surrounding blocks in the SoC. SBST is a low-cost strategy in terms of overhead (area, speed, power), development effort and test application cost, as it is applied using low-cost, low-speed test equipment.

Embedded Processor-Based Self-Test can be used by designers, DfT engineers, test practitioners, researchers and students working on digital testing, and in particular processor and SoC test. This book sets the framework for comparisons among different SBST methodologies by discussing key requirements. It presents successful applications of SBST to a number of embedded processors of different complexities and instruction set architectures.

On-Line Testing for VLSI (Paperback, Softcover reprint of hardcover 1st ed. 1998): Michael Nicolaidis, Yervant Zorian, Dhiraj... On-Line Testing for VLSI (Paperback, Softcover reprint of hardcover 1st ed. 1998)
Michael Nicolaidis, Yervant Zorian, Dhiraj Pradhan
R2,825 Discovery Miles 28 250 Out of stock

Test functions (fault detection, diagnosis, error correction, repair, etc.) that are applied concurrently while the system continues its intended function are defined as on-line testing. In its expanded scope, on-line testing includes the design of concurrent error checking subsystems that can be themselves self-checking, fail-safe systems that continue to function correctly even after an error occurs, reliability monitoring, and self-test and fault-tolerant designs. On-Line Testing for VLSI contains a selected set of articles that discuss many of the modern aspects of on-line testing as faced today. The contributions are largely derived from recent IEEE International On-Line Testing Workshops. Guest editors Michael Nicolaidis, Yervant Zorian and Dhiraj Pradhan organized the articles into six chapters. In the first chapter the editors introduce a large number of approaches with an expanded bibliography in which some references date back to the sixties. On-Line Testing for VLSI is an edited volume of original research comprising invited contributions by leading researchers.

Collaboration and Technology - 21st International Conference, CRIWG 2015, Yerevan, Armenia, September 22-25, 2015, Proceedings... Collaboration and Technology - 21st International Conference, CRIWG 2015, Yerevan, Armenia, September 22-25, 2015, Proceedings (Paperback, 1st ed. 2015)
Nelson Baloian, Yervant Zorian, Perouz Taslakian, Samvel Shoukouryan
R2,239 R992 Discovery Miles 9 920 Save R1,247 (56%) Out of stock

This book constitutes the refereed proceedings of the 21st International Conference on Collaboration and Technology, CRIWG 2015, held in Yerevan, Armenia, in September 2015. The 19 revised papers presented together with 1 invited talk were carefully reviewed and selected from 28 submissions. CRIWG has been focused on collaboration technology design, development, and evaluation. The background research is influenced by a number of disciplines, such as computer science, management science, informationsystems, engineering, psychology, cognitive sciences, and social sciences.

Free Delivery
Pinterest Twitter Facebook Google+
You may like...
Loot
Nadine Gordimer Paperback  (2)
R398 R330 Discovery Miles 3 300
Top Gun: Maverick - Music From The…
Various Artists CD R215 Discovery Miles 2 150
Multi Colour Animal Print Neckerchief
R119 Discovery Miles 1 190
Loot
Nadine Gordimer Paperback  (2)
R398 R330 Discovery Miles 3 300
Loot
Nadine Gordimer Paperback  (2)
R398 R330 Discovery Miles 3 300
Loot
Nadine Gordimer Paperback  (2)
R398 R330 Discovery Miles 3 300
Lucky Lubricating Clipper Oil (100ml)
R49 R30 Discovery Miles 300
Catan
 (16)
R1,150 R887 Discovery Miles 8 870
Poster Girl
Zara Larsson CD R154 Discovery Miles 1 540
Gloria
Sam Smith CD R238 R195 Discovery Miles 1 950

 

Partners