0
Your cart

Your cart is empty

Books > Professional & Technical > Electronics & communications engineering > Electronics engineering > Circuits & components

Buy Now

Analog Layout Generation for Performance and Manufacturability (Hardcover, 1999 ed.) Loot Price: R3,057
Discovery Miles 30 570
Analog Layout Generation for Performance and Manufacturability (Hardcover, 1999 ed.): Koen Lampaert, Georges Gielen, Willy M.C....

Analog Layout Generation for Performance and Manufacturability (Hardcover, 1999 ed.)

Koen Lampaert, Georges Gielen, Willy M.C. Sansen

Series: The Springer International Series in Engineering and Computer Science, 501

 (sign in to rate)
Loot Price R3,057 Discovery Miles 30 570 | Repayment Terms: R286 pm x 12*

Bookmark and Share

Expected to ship within 10 - 15 working days

Analog integrated circuits are very important as interfaces between the digital parts of integrated electronic systems and the outside world. A large portion of the effort involved in designing these circuits is spent in the layout phase. Whereas the physical design of digital circuits is automated to a large extent, the layout of analog circuits is still a manual, time-consuming and error-prone task. This is mainly due to the continuous nature of analog signals, which causes analog circuit performance to be very sensitive to layout parasitics. The parasitic elements associated with interconnect wires cause loading and coupling effects that degrade the frequency behaviour and the noise performance of analog circuits. Device mismatch and thermal effects put a fundamental limit on the achievable accuracy of circuits. For successful automation of analog layout, advanced place and route tools that can handle these critical parasitics are required. In the past, automatic analog layout tools tried to optimize the layout without quantifying the performance degradation introduced by layout parasitics. Therefore, it was not guaranteed that the resulting layout met the specifications and one or more layout iterations could be needed. In Analog Layout Generation for Performance and Manufacturability, the authors propose a performance driven layout strategy to overcome this problem. In this methodology, the layout tools are driven by performance constraints, such that the final layout, with parasitic effects, still satisfies the specifications of the circuit. The performance degradation associated with an intermediate layout solution is evaluated at runtime using predetermined sensitivities. In contrast with other performance driven layout methodologies, the tools proposed in this book operate directly on the performance constraints, without an intermediate parasitic constraint generation step. This approach makes a complete and sensible trade-off between the different layout alternatives possible at runtime and therefore eliminates the possible feedback route between constraint derivation, placement and layout extraction. Besides its influence on the performance, layout also has a profound impact on the yield and testability of an analog circuit. In Analog Layout Generation for Performance and Manufacturability, the authors outline a new criterion to quantify the detectability of a fault and combine this with a yield model to evaluate the testability of an integrated circuit layout. They then integrate this technique with their performance driven routing algorithm to produce layouts that have optimal manufacturability while still meeting their performance specifications. Analog Layout Generation for Performance and Manufacturability will be of interest to analog engineers, researchers and students.

General

Imprint: Springer
Country of origin: Netherlands
Series: The Springer International Series in Engineering and Computer Science, 501
Release date: 2001
First published: 1999
Authors: Koen Lampaert • Georges Gielen • Willy M.C. Sansen
Dimensions: 235 x 155 x 12mm (L x W x T)
Format: Hardcover
Pages: 175
Edition: 1999 ed.
ISBN-13: 978-0-7923-8479-3
Categories: Books > Professional & Technical > Electronics & communications engineering > Electronics engineering > Circuits & components
Promotions
LSN: 0-7923-8479-2
Barcode: 9780792384793

Is the information for this product incomplete, wrong or inappropriate? Let us know about it.

Does this product have an incorrect or missing image? Send us a new image.

Is this product missing categories? Add more categories.

Review This Product

No reviews yet - be the first to create one!

You might also like..

Principles of Electric Circuits…
Thomas Floyd, David Buchla Paperback R2,603 Discovery Miles 26 030
Handbook of Research on Emerging Designs…
Jamal Zbitou, Mostafa Hefnawi, … Hardcover R8,936 Discovery Miles 89 360
MEMS Resonator Filters
Rajendra M. Patrikar Hardcover R3,829 R3,447 Discovery Miles 34 470
Bridging Circuits and Fields…
Alexander I. Petroianu Paperback R1,718 Discovery Miles 17 180
Phase-Locked Frequency Generation and…
Woogeun Rhee Hardcover R4,222 R3,797 Discovery Miles 37 970
Design of Terahertz CMOS Integrated…
Minoru Fujishima, Shuhei Amakawa Hardcover R3,434 R3,093 Discovery Miles 30 930
MEMS Sensors - Design and Application
Siva Yellampalli Hardcover R3,435 Discovery Miles 34 350
Memristors - Circuits and Applications…
Alex James Hardcover R3,401 Discovery Miles 34 010
Innovative Applications of Nanowires for…
Balwinder Raj Hardcover R6,858 Discovery Miles 68 580
Gyrators, Simulated Inductors and…
Raj Senani, Data Ram Bhaskar, … Hardcover R4,419 R3,966 Discovery Miles 39 660
SolidWorks Electrical 2022 Black Book…
Gaurav Verma, Matt Weber Hardcover R1,492 Discovery Miles 14 920
Network-on-Chip - Architecture…
Isiaka A Alimi, Oluyomi Aboderin, … Hardcover R3,416 Discovery Miles 34 160

See more

Partners