0
Your cart

Your cart is empty

Browse All Departments
  • All Departments
Price
  • R2,500 - R5,000 (2)
  • -
Status
Brand

Showing 1 - 2 of 2 matches in All Departments

Gain-Cell Embedded DRAMs for Low-Power VLSI Systems-on-Chip (Hardcover, 1st ed. 2018): Pascal Meinerzhagen, Adam Teman, Robert... Gain-Cell Embedded DRAMs for Low-Power VLSI Systems-on-Chip (Hardcover, 1st ed. 2018)
Pascal Meinerzhagen, Adam Teman, Robert Giterman, Noa Edri, Andreas Burg, …
R3,361 Discovery Miles 33 610 Ships in 12 - 17 working days

This book pioneers the field of gain-cell embedded DRAM (GC-eDRAM) design for low-power VLSI systems-on-chip (SoCs). Novel GC-eDRAMs are specifically designed and optimized for a range of low-power VLSI SoCs, ranging from ultra-low power to power-aware high-performance applications. After a detailed review of prior-art GC-eDRAMs, an analytical retention time distribution model is introduced and validated by silicon measurements, which is key for low-power GC-eDRAM design. The book then investigates supply voltage scaling and near-threshold voltage (NTV) operation of a conventional gain cell (GC), before presenting novel GC circuit and assist techniques for NTV operation, including a 3-transistor full transmission-gate write port, reverse body biasing (RBB), and a replica technique for optimum refresh timing. Next, conventional GC bitcells are evaluated under aggressive technology and voltage scaling (down to the subthreshold domain), before novel bitcells for aggressively scaled CMOS nodes and soft-error tolerance as presented, including a 4-transistor GC with partial internal feedback and a 4-transistor GC with built-in redundancy.

Gain-Cell Embedded DRAMs for Low-Power VLSI Systems-on-Chip (Paperback, Softcover reprint of the original 1st ed. 2018): Pascal... Gain-Cell Embedded DRAMs for Low-Power VLSI Systems-on-Chip (Paperback, Softcover reprint of the original 1st ed. 2018)
Pascal Meinerzhagen, Adam Teman, Robert Giterman, Noa Edri, Andreas Burg, …
R3,586 Discovery Miles 35 860 Ships in 10 - 15 working days

This book pioneers the field of gain-cell embedded DRAM (GC-eDRAM) design for low-power VLSI systems-on-chip (SoCs). Novel GC-eDRAMs are specifically designed and optimized for a range of low-power VLSI SoCs, ranging from ultra-low power to power-aware high-performance applications. After a detailed review of prior-art GC-eDRAMs, an analytical retention time distribution model is introduced and validated by silicon measurements, which is key for low-power GC-eDRAM design. The book then investigates supply voltage scaling and near-threshold voltage (NTV) operation of a conventional gain cell (GC), before presenting novel GC circuit and assist techniques for NTV operation, including a 3-transistor full transmission-gate write port, reverse body biasing (RBB), and a replica technique for optimum refresh timing. Next, conventional GC bitcells are evaluated under aggressive technology and voltage scaling (down to the subthreshold domain), before novel bitcells for aggressively scaled CMOS nodes and soft-error tolerance as presented, including a 4-transistor GC with partial internal feedback and a 4-transistor GC with built-in redundancy.

Free Delivery
Pinterest Twitter Facebook Google+
You may like...
Marco Cellphone Fan
R49 R39 Discovery Miles 390
Top Five
Chris Rock, Rosario Dawson, … Blu-ray disc R38 Discovery Miles 380
Bantex @School White Glue with…
 (1)
R15 R12 Discovery Miles 120
Home Classix Silicone Flower Design Mat…
R49 R37 Discovery Miles 370
Nintendo Joy-Con Neon Controller Pair…
R1,899 R1,729 Discovery Miles 17 290
Imtiaz Sooliman And The Gift Of The…
Shafiq Morton Paperback  (1)
R724 R649 Discovery Miles 6 490
A Girl, A Bottle, A Boat
Train CD  (2)
R108 R48 Discovery Miles 480
ZA Key ring - Gun Metal
R199 Discovery Miles 1 990
Now You Know How Mapetla Died - The…
Zikhona Valela Paperback R330 R284 Discovery Miles 2 840
Ultimate Cookies & Cupcakes For Kids
Hinkler Pty Ltd Kit R299 R234 Discovery Miles 2 340

 

Partners