0
Your cart

Your cart is empty

Browse All Departments
  • All Departments
Price
  • R2,500 - R5,000 (4)
  • -
Status
Brand

Showing 1 - 4 of 4 matches in All Departments

Design of Very High-Frequency Multirate Switched-Capacitor Circuits - Extending the Boundaries of CMOS Analog Front-End... Design of Very High-Frequency Multirate Switched-Capacitor Circuits - Extending the Boundaries of CMOS Analog Front-End Filtering (Hardcover, 2006 ed.)
Ben U Seng Pan, Rui Paulo da Silva Martins, Jose de Albuquerque Epifanio da Franca
R3,020 Discovery Miles 30 200 Ships in 10 - 15 working days

Design of Very High-Frequency Multirate Switched-Capacitor Circuits presents the theory and the corresponding CMOS implementation of the novel multirate sampled-data analog interpolation technique which has its great potential on very high-frequency analog frond-end filtering due to its inherent dual advantage of reducing the speed of data-converters and DSP core together with the specification relaxation of the post continuous-time filtering. This technique completely eliminates the traditional phenomenon of sampled-and-hold frequency-shaping at the lower input sampling rate. Also, in order to tackle physical IC imperfections at very high frequency, the state-of-the-art circuit design and layout techniques for high-speed Switched-Capacitor (SC) circuits are comprehensively discussed:

-Optimum circuit architecture tradeoff analysis
-Simple speed and power trade-off analysis of active elements
-High-order filtering response accuracy with respect to capacitor-ratio mismatches
-Time-interleaved effect with respect to gain and offset mismatch
-Time-interleaved effect with respect to timing-skew and random jitter with non-uniformly holding
-Stage noise analysis and allocation scheme
-Substrate and supply noise reduction
-Gain-and offset-compensation techniques
-High-bandwidth low-power amplifier design and layout
-Very low timing-skew multiphase generation

Two tailor-made optimum design examples in CMOS are presented. The first one achieves a 3-stage 8-fold SC interpolating filter with 5.5MHz bandwidth and 108MHz output sampling rate for a NTSC/PAL CCIR 601 digital video at 3 V. Another is a 15-tap 57MHz SC FIR bandpass interpolating filter with 4-fold sampling rate increase to 320MHz and the first-time embedded frequency band up-translation for DDFS system at 2.5V. The corresponding chip prototype achieves so far the highest operating frequency, highest filter order and highest center frequency with highest dynamic range under the lowest supply voltage when compared to the previously reported high-frequency SC filters in CMOS.

Analog-Baseband Architectures and Circuits for Multistandard and Low-Voltage Wireless Transceivers (Hardcover, 2007 ed.):... Analog-Baseband Architectures and Circuits for Multistandard and Low-Voltage Wireless Transceivers (Hardcover, 2007 ed.)
Pui-In Mak, Ben U Seng Pan, Rui Paulo Martins
R2,987 Discovery Miles 29 870 Ships in 10 - 15 working days

This volume reviews the fundamentals and studies the state-of-the-art multistandard transceivers before describing novel architectural and circuit techniques for implementing multimode and wideband (tens of MHz) baseband analog front-ends under low-voltage constraints. Techniques developed on architecture level for efficient system-in-package (SiP) integration, testability and multi-standardability; and on circuit level for reducing the required supply voltage, power and area, are generally applicable for most wireless systems, and are somewhat independent to technology scaling. Experimental 1-V baseband building blocks and a 1-V fully-integrated receiver analog-baseband chain for IEEE 802.11a/b/g WLAN validate the techniques. The implementations are all in standard-VTH CMOS process, and no voltage boosting is required at any node.

Analog-Baseband Architectures and Circuits for Multistandard and Low-Voltage Wireless Transceivers (Paperback, Softcover... Analog-Baseband Architectures and Circuits for Multistandard and Low-Voltage Wireless Transceivers (Paperback, Softcover reprint of hardcover 1st ed. 2007)
Pui-In Mak, Ben U Seng Pan, Rui Paulo Martins
R2,846 Discovery Miles 28 460 Ships in 10 - 15 working days

This book presents architectural and circuit techniques for wireless transceivers to achieve multistandard and low-voltage compliance. It provides an up-to-date survey and detailed study of the state-of-the-art transceivers for modern single- and multi-purpose wireless communication systems. The book includes comprehensive analysis and design of multimode reconfigurable receivers and transmitters for an efficient multistandard compliance.

Design of Very High-Frequency Multirate Switched-Capacitor Circuits - Extending the Boundaries of CMOS Analog Front-End... Design of Very High-Frequency Multirate Switched-Capacitor Circuits - Extending the Boundaries of CMOS Analog Front-End Filtering (Paperback, Softcover reprint of hardcover 1st ed. 2006)
Ben U Seng Pan, Rui Paulo da Silva Martins, Jose de Albuquerque Epifanio da Franca
R2,867 Discovery Miles 28 670 Ships in 10 - 15 working days

Design of Very High-Frequency Multirate Switched-Capacitor Circuits presents the theory and the corresponding CMOS implementation of the novel multirate sampled-data analog interpolation technique which has its great potential on very high-frequency analog frond-end filtering due to its inherent dual advantage of reducing the speed of data-converters and DSP core together with the specification relaxation of the post continuous-time filtering. This technique completely eliminates the traditional phenomenon of sampled-and-hold frequency-shaping at the lower input sampling rate. Also, in order to tackle physical IC imperfections at very high frequency, the state-of-the-art circuit design and layout techniques for high-speed Switched-Capacitor (SC) circuits are comprehensively discussed:

-Optimum circuit architecture tradeoff analysis
-Simple speed and power trade-off analysis of active elements
-High-order filtering response accuracy with respect to capacitor-ratio mismatches
-Time-interleaved effect with respect to gain and offset mismatch
-Time-interleaved effect with respect to timing-skew and random jitter with non-uniformly holding
-Stage noise analysis and allocation scheme
-Substrate and supply noise reduction
-Gain-and offset-compensation techniques
-High-bandwidth low-power amplifier design and layout
-Very low timing-skew multiphase generation

Two tailor-made optimum design examples in CMOS are presented. The first one achieves a 3-stage 8-fold SC interpolating filter with 5.5MHz bandwidth and 108MHz output sampling rate for a NTSC/PAL CCIR 601 digital video at 3 V. Another is a 15-tap 57MHz SC FIR bandpass interpolating filter with 4-fold sampling rate increase to 320MHz and the first-time embedded frequency band up-translation for DDFS system at 2.5V. The corresponding chip prototype achieves so far the highest operating frequency, highest filter order and highest center frequency with highest dynamic range under the lowest supply voltage when compared to the previously reported high-frequency SC filters in CMOS.

Free Delivery
Pinterest Twitter Facebook Google+
You may like...
Restless Ambition - Grace Hartigan…
Cathy Curtis Hardcover R1,098 Discovery Miles 10 980
Iron In The Soul - The Leaders Of The…
F. A. Mouton Paperback  (1)
R108 Discovery Miles 1 080
Advanced Introduction to Law and…
Frank S. Ravitch Paperback R623 Discovery Miles 6 230
Best Buds Stain & Odor Removal Spray for…
R227 R189 Discovery Miles 1 890
The Supreme Court and the Development of…
Christopher E. Smith Hardcover R2,626 R1,950 Discovery Miles 19 500
Marltons Small Animal Rat/Chinchilla…
R2,359 R1,999 Discovery Miles 19 990
Food Scarcity & Hunger Max Axiom Super…
Myra Faye Turner Paperback R236 R224 Discovery Miles 2 240
Black And White Bioscope - Making Movies…
Neil Parsons Hardcover R339 Discovery Miles 3 390
Amazing Evolution - The Journey of Life
Anna Claybourne Hardcover  (1)
R554 R512 Discovery Miles 5 120
Macroeconomics - South African Edition
Gregory Mankiw, Mark Taylor, … Hardcover R602 Discovery Miles 6 020

 

Partners