0
Your cart

Your cart is empty

Browse All Departments
  • All Departments
Price
  • R2,500 - R5,000 (2)
  • -
Status
Brand

Showing 1 - 2 of 2 matches in All Departments

A Unified Approach for Timing Verification and Delay Fault Testing (Hardcover, 1998 ed.): Mukund Sivaraman, Andrzej J. Strojwas A Unified Approach for Timing Verification and Delay Fault Testing (Hardcover, 1998 ed.)
Mukund Sivaraman, Andrzej J. Strojwas
R2,969 Discovery Miles 29 690 Ships in 10 - 15 working days

Large system complexities and operation under tight timing constraints in rapidly shrinking technologies have made it extremely important to ensure correct temporal behavior of modern-day digital circuits, both before and after fabrication. Research in (pre-fabrication) timing verification and (post-fabrication) delay fault testing has evolved along largely disjoint lines in spite of the fact that they share many basic concepts. A Unified Approach for Timing Verification and Delay Fault Testing applies concepts developed in the context of delay fault testing to path sensitization, which allows an accurate timing analysis mechanism to be developed. This path sensitization strategy is further applied for efficient delay fault diagnosis and delay fault coverage estimation. A new path sensitization strategy called Signal Stabilization Time Analysis (SSTA) has been developed based on the fact that primitive PDFs determine the stabilization time of the circuit outputs. This analysis has been used to develop a feasible method of identifying the primitive PDFs in a general multi-level logic circuit. An approach to determine the maximum circuit delay using this primitive PDF identification mechanism is also presented. The Primitive PDF Identification-based Timing Analysis (PITA) approach is proved to determine the maximum floating mode circuit delay exactly under any component delay model, and provides several advantages over previously floating mode timing analyzers. A framework for the diagnosis of circuit failures caused by distributed path delay faults is also presented. A metric to quantify the diagnosability of a path delay fault for a test is also proposed. Finally, the book presents a very realistic metric for delay fault coverage which accounts for delay fault size distributions and is applicable to any delay fault model. A Unified Approach for Timing Verification and Delay Fault Testing will be of interest to university and industry researchers in timing analysis and delay fault testing as well as EDA tool development engineers and design verification engineers dealing with timing issues in ULSI circuits. The book should also be of interest to digital designers and others interested in knowing the state of the art in timing verification and delay fault testing.

A Unified Approach for Timing Verification and Delay Fault Testing (Paperback, Softcover reprint of the original 1st ed. 1998):... A Unified Approach for Timing Verification and Delay Fault Testing (Paperback, Softcover reprint of the original 1st ed. 1998)
Mukund Sivaraman, Andrzej J. Strojwas
R2,839 Discovery Miles 28 390 Ships in 10 - 15 working days

Large system complexities and operation under tight timing constraints in rapidly shrinking technologies have made it extremely important to ensure correct temporal behavior of modern-day digital circuits, both before and after fabrication. Research in (pre-fabrication) timing verification and (post-fabrication) delay fault testing has evolved along largely disjoint lines in spite of the fact that they share many basic concepts. A Unified Approach for Timing Verification and Delay Fault Testing applies concepts developed in the context of delay fault testing to path sensitization, which allows an accurate timing analysis mechanism to be developed. This path sensitization strategy is further applied for efficient delay fault diagnosis and delay fault coverage estimation. A new path sensitization strategy called Signal Stabilization Time Analysis (SSTA) has been developed based on the fact that primitive PDFs determine the stabilization time of the circuit outputs. This analysis has been used to develop a feasible method of identifying the primitive PDFs in a general multi-level logic circuit. An approach to determine the maximum circuit delay using this primitive PDF identification mechanism is also presented. The Primitive PDF Identification-based Timing Analysis (PITA) approach is proved to determine the maximum floating mode circuit delay exactly under any component delay model, and provides several advantages over previously floating mode timing analyzers. A framework for the diagnosis of circuit failures caused by distributed path delay faults is also presented. A metric to quantify the diagnosability of a path delay fault for a test is also proposed. Finally, the book presents a very realistic metric for delay fault coverage which accounts for delay fault size distributions and is applicable to any delay fault model. A Unified Approach for Timing Verification and Delay Fault Testing will be of interest to university and industry researchers in timing analysis and delay fault testing as well as EDA tool development engineers and design verification engineers dealing with timing issues in ULSI circuits. The book should also be of interest to digital designers and others interested in knowing the state of the art in timing verification and delay fault testing.

Free Delivery
Pinterest Twitter Facebook Google+
You may like...
The Knowledge of the Holy
A.W. Tozer Hardcover R723 Discovery Miles 7 230
Court & Craft - A Masterpiece from…
Rachel Ward Paperback R970 Discovery Miles 9 700
The New Kingdom
Wilbur Smith, Mark Chadbourn Hardcover  (1)
R317 Discovery Miles 3 170
Introduction to Theatre Arts -- Volume…
Suzi Zimmerman Paperback R1,008 R870 Discovery Miles 8 700
Salvation Warrior
Paul E. Mason Paperback R475 Discovery Miles 4 750
Kirstenbosch - A Visitor's Guide
Colin Paterson-Jones, John Winter Paperback R160 R143 Discovery Miles 1 430
Occupational Neurotoxicology, Volume 7
Michael Aschner, Lucio G. Costa, … Hardcover R5,922 R4,957 Discovery Miles 49 570
Material Research in Atomic Scale by…
Miroslav Mashlan, Marcel Miglierini, … Hardcover R1,737 Discovery Miles 17 370
Cerebral Lateralization and Cognition…
Gillian Forrester, Kristelle Hudry, … Hardcover R6,598 Discovery Miles 65 980
Handbook Series On Semiconductor…
M S Bresler, Yu A Goldberg, … Hardcover R3,536 Discovery Miles 35 360

 

Partners