|
Showing 1 - 2 of
2 matches in All Departments
SystemVerilog is a rich set of extensions to the IEEE 1364-2001
Verilog Hardware Description Language (Verilog HDL). These
extensions address two major aspects of HDL-based design. First,
modeling very large designs with concise, accurate, and intuitive
code. Second, writing high-level test programs to efficiently and
effectively verify these large designs. The first edition of this
book addressed the first aspect of the SystemVerilog extensions to
Verilog. Important modeling features were presented, such as
two-state data types, enumerated types, user-degined types,
structures, unions, and interfaces. Emphasis was placed on the
proper usage of these enhancements for simulation and synthesis.
In its updated second edition, this book has been extensively
revised on a chapter by chapter basis. The book accurately reflects
the syntax and semantic changes to the SystemVerilog language
standard, making it an essential reference for systems
professionals who need the latest version information. In addition,
the second edition features a new chapter explaining the
SystemVerilog "packages," a new appendix that summarizes the
synthesis guidelines presented throughout the book, and all of the
code examples have been updated to the final syntax and rerun using
the latest version of the Synopsys, Mentor, and Cadance tools.
|
|
Email address subscribed successfully.
A activation email has been sent to you.
Please click the link in that email to activate your subscription.