0
Your cart

Your cart is empty

Browse All Departments
  • All Departments
Price
  • R2,500 - R5,000 (2)
  • -
Status
Brand

Showing 1 - 2 of 2 matches in All Departments

Gain-Cell Embedded DRAMs for Low-Power VLSI Systems-on-Chip (Hardcover, 1st ed. 2018): Pascal Meinerzhagen, Adam Teman, Robert... Gain-Cell Embedded DRAMs for Low-Power VLSI Systems-on-Chip (Hardcover, 1st ed. 2018)
Pascal Meinerzhagen, Adam Teman, Robert Giterman, Noa Edri, Andreas Burg, …
R3,217 Discovery Miles 32 170 Ships in 12 - 17 working days

This book pioneers the field of gain-cell embedded DRAM (GC-eDRAM) design for low-power VLSI systems-on-chip (SoCs). Novel GC-eDRAMs are specifically designed and optimized for a range of low-power VLSI SoCs, ranging from ultra-low power to power-aware high-performance applications. After a detailed review of prior-art GC-eDRAMs, an analytical retention time distribution model is introduced and validated by silicon measurements, which is key for low-power GC-eDRAM design. The book then investigates supply voltage scaling and near-threshold voltage (NTV) operation of a conventional gain cell (GC), before presenting novel GC circuit and assist techniques for NTV operation, including a 3-transistor full transmission-gate write port, reverse body biasing (RBB), and a replica technique for optimum refresh timing. Next, conventional GC bitcells are evaluated under aggressive technology and voltage scaling (down to the subthreshold domain), before novel bitcells for aggressively scaled CMOS nodes and soft-error tolerance as presented, including a 4-transistor GC with partial internal feedback and a 4-transistor GC with built-in redundancy.

Gain-Cell Embedded DRAMs for Low-Power VLSI Systems-on-Chip (Paperback, Softcover reprint of the original 1st ed. 2018): Pascal... Gain-Cell Embedded DRAMs for Low-Power VLSI Systems-on-Chip (Paperback, Softcover reprint of the original 1st ed. 2018)
Pascal Meinerzhagen, Adam Teman, Robert Giterman, Noa Edri, Andreas Burg, …
R3,424 Discovery Miles 34 240 Ships in 10 - 15 working days

This book pioneers the field of gain-cell embedded DRAM (GC-eDRAM) design for low-power VLSI systems-on-chip (SoCs). Novel GC-eDRAMs are specifically designed and optimized for a range of low-power VLSI SoCs, ranging from ultra-low power to power-aware high-performance applications. After a detailed review of prior-art GC-eDRAMs, an analytical retention time distribution model is introduced and validated by silicon measurements, which is key for low-power GC-eDRAM design. The book then investigates supply voltage scaling and near-threshold voltage (NTV) operation of a conventional gain cell (GC), before presenting novel GC circuit and assist techniques for NTV operation, including a 3-transistor full transmission-gate write port, reverse body biasing (RBB), and a replica technique for optimum refresh timing. Next, conventional GC bitcells are evaluated under aggressive technology and voltage scaling (down to the subthreshold domain), before novel bitcells for aggressively scaled CMOS nodes and soft-error tolerance as presented, including a 4-transistor GC with partial internal feedback and a 4-transistor GC with built-in redundancy.

Free Delivery
Pinterest Twitter Facebook Google+
You may like...
Casio LW-200-7AV Watch with 10-Year…
R999 R884 Discovery Miles 8 840
Jurassic World: Camp Cretaceous - Season…
DVD  (1)
R133 Discovery Miles 1 330
Bostik Sew Simple (25ml)
R31 Discovery Miles 310
Medalist LED Safety Lights
R125 Discovery Miles 1 250
Lucky Plastic 3-in-1 Nose Ear Trimmer…
R299 R276 Discovery Miles 2 760
Elvis
Austin Butler, Tom Hanks, … DVD R133 Discovery Miles 1 330
African Stories 5 Book Pack
Ken Wilson-Max Paperback R499 R399 Discovery Miles 3 990
Tower Sign - Beware Of The Dog…
R60 R46 Discovery Miles 460
Coach Coach Eau De Toilette Spray (90ml…
R2,277 R1,099 Discovery Miles 10 990
Financial Accounting - An Introduction
Jacqui Kew Paperback R623 Discovery Miles 6 230

 

Partners