0
Your cart

Your cart is empty

Browse All Departments
  • All Departments
Price
  • R2,500 - R5,000 (3)
  • -
Status
Brand

Showing 1 - 3 of 3 matches in All Departments

Design of Very High-Frequency Multirate Switched-Capacitor Circuits - Extending the Boundaries of CMOS Analog Front-End... Design of Very High-Frequency Multirate Switched-Capacitor Circuits - Extending the Boundaries of CMOS Analog Front-End Filtering (Hardcover, 2006 ed.)
Ben U Seng Pan, Rui Paulo da Silva Martins, Jose de Albuquerque Epifanio da Franca
R3,175 Discovery Miles 31 750 Ships in 10 - 15 working days

Design of Very High-Frequency Multirate Switched-Capacitor Circuits presents the theory and the corresponding CMOS implementation of the novel multirate sampled-data analog interpolation technique which has its great potential on very high-frequency analog frond-end filtering due to its inherent dual advantage of reducing the speed of data-converters and DSP core together with the specification relaxation of the post continuous-time filtering. This technique completely eliminates the traditional phenomenon of sampled-and-hold frequency-shaping at the lower input sampling rate. Also, in order to tackle physical IC imperfections at very high frequency, the state-of-the-art circuit design and layout techniques for high-speed Switched-Capacitor (SC) circuits are comprehensively discussed:

-Optimum circuit architecture tradeoff analysis
-Simple speed and power trade-off analysis of active elements
-High-order filtering response accuracy with respect to capacitor-ratio mismatches
-Time-interleaved effect with respect to gain and offset mismatch
-Time-interleaved effect with respect to timing-skew and random jitter with non-uniformly holding
-Stage noise analysis and allocation scheme
-Substrate and supply noise reduction
-Gain-and offset-compensation techniques
-High-bandwidth low-power amplifier design and layout
-Very low timing-skew multiphase generation

Two tailor-made optimum design examples in CMOS are presented. The first one achieves a 3-stage 8-fold SC interpolating filter with 5.5MHz bandwidth and 108MHz output sampling rate for a NTSC/PAL CCIR 601 digital video at 3 V. Another is a 15-tap 57MHz SC FIR bandpass interpolating filter with 4-fold sampling rate increase to 320MHz and the first-time embedded frequency band up-translation for DDFS system at 2.5V. The corresponding chip prototype achieves so far the highest operating frequency, highest filter order and highest center frequency with highest dynamic range under the lowest supply voltage when compared to the previously reported high-frequency SC filters in CMOS.

Analog and Mixed-Signal Circuits in Nanoscale CMOS (Hardcover, 1st ed. 2023): Rui Paulo da Silva Martins, Pui-In Mak Analog and Mixed-Signal Circuits in Nanoscale CMOS (Hardcover, 1st ed. 2023)
Rui Paulo da Silva Martins, Pui-In Mak
R3,287 Discovery Miles 32 870 Ships in 10 - 15 working days

This book provides readers with a single-source reference to the state-of-the-art in analog and mixed-signal circuit design in nanoscale CMOS. Renowned authors from academia describe creative circuit solutions and techniques, in state-of-the-art designs, enabling readers to deal with today's technology demands for high integration levels with a strong miniaturization capability.

Design of Very High-Frequency Multirate Switched-Capacitor Circuits - Extending the Boundaries of CMOS Analog Front-End... Design of Very High-Frequency Multirate Switched-Capacitor Circuits - Extending the Boundaries of CMOS Analog Front-End Filtering (Paperback, Softcover reprint of hardcover 1st ed. 2006)
Ben U Seng Pan, Rui Paulo da Silva Martins, Jose de Albuquerque Epifanio da Franca
R3,013 Discovery Miles 30 130 Ships in 10 - 15 working days

Design of Very High-Frequency Multirate Switched-Capacitor Circuits presents the theory and the corresponding CMOS implementation of the novel multirate sampled-data analog interpolation technique which has its great potential on very high-frequency analog frond-end filtering due to its inherent dual advantage of reducing the speed of data-converters and DSP core together with the specification relaxation of the post continuous-time filtering. This technique completely eliminates the traditional phenomenon of sampled-and-hold frequency-shaping at the lower input sampling rate. Also, in order to tackle physical IC imperfections at very high frequency, the state-of-the-art circuit design and layout techniques for high-speed Switched-Capacitor (SC) circuits are comprehensively discussed:

-Optimum circuit architecture tradeoff analysis
-Simple speed and power trade-off analysis of active elements
-High-order filtering response accuracy with respect to capacitor-ratio mismatches
-Time-interleaved effect with respect to gain and offset mismatch
-Time-interleaved effect with respect to timing-skew and random jitter with non-uniformly holding
-Stage noise analysis and allocation scheme
-Substrate and supply noise reduction
-Gain-and offset-compensation techniques
-High-bandwidth low-power amplifier design and layout
-Very low timing-skew multiphase generation

Two tailor-made optimum design examples in CMOS are presented. The first one achieves a 3-stage 8-fold SC interpolating filter with 5.5MHz bandwidth and 108MHz output sampling rate for a NTSC/PAL CCIR 601 digital video at 3 V. Another is a 15-tap 57MHz SC FIR bandpass interpolating filter with 4-fold sampling rate increase to 320MHz and the first-time embedded frequency band up-translation for DDFS system at 2.5V. The corresponding chip prototype achieves so far the highest operating frequency, highest filter order and highest center frequency with highest dynamic range under the lowest supply voltage when compared to the previously reported high-frequency SC filters in CMOS.

Free Delivery
Pinterest Twitter Facebook Google+
You may like...
The Millennium Clock Tower
Maggy Lennert Board book R137 Discovery Miles 1 370
XLD--Roadmap C1-C2 Class Audio CDs
Audio R1,579 Discovery Miles 15 790
Blue Box A4 Laminating Pouches - 150…
R978 Discovery Miles 9 780
Maintaining Longcase Clocks - An Owner's…
Nigel Barnes, Austin Jordan Paperback R776 R733 Discovery Miles 7 330
High Note 3 Class Audio CDs
Audio R771 Discovery Miles 7 710
GBC 340935 NAP Gloss Laminate Film Roll…
R1,569 Discovery Miles 15 690
Islands Level 3 Teacher's Pack
Sagrario Salaberri Undefined R2,418 Discovery Miles 24 180
GBC 3200723 Laminating Pouches (A4)(100…
R755 Discovery Miles 7 550
Advances in Gyroscope Technologies
Mario N. Armenise, Caterina Ciminelli, … Hardcover R3,092 Discovery Miles 30 920
Fly High Level 3 Activity Book and CD…
Jeanne Perrett, Charlotte Covill, … Paperback R533 Discovery Miles 5 330

 

Partners