Minimization of power dissipation in very large scale integrated
(VLSI) circuits is important to improve reliability and reduce
packaging costs. While many techniques have investigated power
minimization during the functional (normal) mode of operation, it
is important to examine the power dissipation during the test
circuit activity is substantially higher during test than during
functional operation. For example, during the execution of built-in
self-test (BIST) in-field sessions, excessive power dissipation can
decrease the reliability of the circuit under test due to higher
temperature and current density.
Power-Constrained Testing of VLSI Circuits focuses on techniques
for minimizing power dissipation during test application at logic
and register-transfer levels of abstraction of the VLSI design
flow. The first part of this book surveys the existing techniques
for power constrained testing of VLSI circuits. In the second part,
several test automation techniques for reducing power in scan-based
sequential circuits and BIST data paths are presented.
General
Is the information for this product incomplete, wrong or inappropriate?
Let us know about it.
Does this product have an incorrect or missing image?
Send us a new image.
Is this product missing categories?
Add more categories.
Review This Product
No reviews yet - be the first to create one!