0
Your cart

Your cart is empty

Browse All Departments
  • All Departments
Price
  • R2,500 - R5,000 (5)
  • R5,000 - R10,000 (1)
  • -
Status
Brand

Showing 1 - 6 of 6 matches in All Departments

System Verilog Assertions and Functional Coverage - Guide to Language, Methodology and Applications (Hardcover, 3rd ed. 2020):... System Verilog Assertions and Functional Coverage - Guide to Language, Methodology and Applications (Hardcover, 3rd ed. 2020)
Ashok B. Mehta
R3,700 Discovery Miles 37 000 Ships in 10 - 15 working days

This book provides a hands-on, application-oriented guide to the language and methodology of both SystemVerilog Assertions and Functional Coverage. Readers will benefit from the step-by-step approach to learning language and methodology nuances of both SystemVerilog Assertions and Functional Coverage, which will enable them to uncover hidden and hard to find bugs, point directly to the source of the bug, provide for a clean and easy way to model complex timing checks and objectively answer the question 'have we functionally verified everything'. Written by a professional end-user of ASIC/SoC/CPU and FPGA design and Verification, this book explains each concept with easy to understand examples, simulation logs and applications derived from real projects. Readers will be empowered to tackle the modeling of complex checkers for functional verification and exhaustive coverage models for functional coverage, thereby drastically reducing their time to design, debug and cover. This updated third edition addresses the latest functional set released in IEEE-1800 (2012) LRM, including numerous additional operators and features. Additionally, many of the Concurrent Assertions/Operators explanations are enhanced, with the addition of more examples and figures. * Covers in its entirety the latest IEEE-1800 2012 LRM syntax and semantics; * Covers both SystemVerilog Assertions and SystemVerilog Functional Coverage languages and methodologies; * Provides practical applications of the what, how and why of Assertion Based Verification and Functional Coverage methodologies; * Explains each concept in a step-by-step fashion and applies it to a practical real life example; * Includes 6 practical LABs that enable readers to put in practice the concepts explained in the book.

SystemVerilog Assertions and Functional Coverage - Guide to Language, Methodology and Applications (Hardcover, 2014 ed.): Ashok... SystemVerilog Assertions and Functional Coverage - Guide to Language, Methodology and Applications (Hardcover, 2014 ed.)
Ashok B. Mehta
R4,468 Discovery Miles 44 680 Ships in 10 - 15 working days

This book provides a hands-on, application-oriented guide to the language and methodology of both SystemVerilog Assertions and SytemVerilog Functional Coverage. Readers will benefit from the step-by-step approach to functional hardware verification, which will enable them to uncover hidden and hard to find bugs, point directly to the source of the bug, provide for a clean and easy way to model complex timing checks and objectively answer the question 'have we functionally verified everything'. Written by a professional end-user of both SystemVerilog Assertions and SystemVerilog Functional Coverage, this book explains each concept with easy to understand examples, simulation logs and applications derived from real projects. Readers will be empowered to tackle the modeling of complex checkers for functional verification, thereby drastically reducing their time to design and debug.

System Verilog Assertions and Functional Coverage - Guide to Language, Methodology and Applications (Paperback, 3rd ed. 2020):... System Verilog Assertions and Functional Coverage - Guide to Language, Methodology and Applications (Paperback, 3rd ed. 2020)
Ashok B. Mehta
R2,721 Discovery Miles 27 210 Ships in 18 - 22 working days

This book provides a hands-on, application-oriented guide to the language and methodology of both SystemVerilog Assertions and Functional Coverage. Readers will benefit from the step-by-step approach to learning language and methodology nuances of both SystemVerilog Assertions and Functional Coverage, which will enable them to uncover hidden and hard to find bugs, point directly to the source of the bug, provide for a clean and easy way to model complex timing checks and objectively answer the question 'have we functionally verified everything'. Written by a professional end-user of ASIC/SoC/CPU and FPGA design and Verification, this book explains each concept with easy to understand examples, simulation logs and applications derived from real projects. Readers will be empowered to tackle the modeling of complex checkers for functional verification and exhaustive coverage models for functional coverage, thereby drastically reducing their time to design, debug and cover. This updated third edition addresses the latest functional set released in IEEE-1800 (2012) LRM, including numerous additional operators and features. Additionally, many of the Concurrent Assertions/Operators explanations are enhanced, with the addition of more examples and figures. * Covers in its entirety the latest IEEE-1800 2012 LRM syntax and semantics; * Covers both SystemVerilog Assertions and SystemVerilog Functional Coverage languages and methodologies; * Provides practical applications of the what, how and why of Assertion Based Verification and Functional Coverage methodologies; * Explains each concept in a step-by-step fashion and applies it to a practical real life example; * Includes 6 practical LABs that enable readers to put in practice the concepts explained in the book.

ASIC/SoC Functional Design Verification - A Comprehensive Guide to Technologies and Methodologies (Paperback, Softcover reprint... ASIC/SoC Functional Design Verification - A Comprehensive Guide to Technologies and Methodologies (Paperback, Softcover reprint of the original 1st ed. 2018)
Ashok B. Mehta
R3,123 Discovery Miles 31 230 Ships in 18 - 22 working days

This book describes in detail all required technologies and methodologies needed to create a comprehensive, functional design verification strategy and environment to tackle the toughest job of guaranteeing first-pass working silicon. The author first outlines all of the verification sub-fields at a high level, with just enough depth to allow an engineer to grasp the field before delving into its detail. He then describes in detail industry standard technologies such as UVM (Universal Verification Methodology), SVA (SystemVerilog Assertions), SFC (SystemVerilog Functional Coverage), CDV (Coverage Driven Verification), Low Power Verification (Unified Power Format UPF), AMS (Analog Mixed Signal) verification, Virtual Platform TLM2.0/ESL (Electronic System Level) methodology, Static Formal Verification, Logic Equivalency Check (LEC), Hardware Acceleration, Hardware Emulation, Hardware/Software Co-verification, Power Performance Area (PPA) analysis on a virtual platform, Reuse Methodology from Algorithm/ESL to RTL, and other overall methodologies.

SystemVerilog Assertions and Functional Coverage - Guide to Language, Methodology and Applications (Paperback, Softcover... SystemVerilog Assertions and Functional Coverage - Guide to Language, Methodology and Applications (Paperback, Softcover reprint of the original 2nd ed. 2016)
Ashok B. Mehta
R5,137 Discovery Miles 51 370 Ships in 18 - 22 working days

This book provides a hands-on, application-oriented guide to the language and methodology of both SystemVerilog Assertions and SystemVerilog Functional Coverage. Readers will benefit from the step-by-step approach to functional hardware verification using SystemVerilog Assertions and Functional Coverage, which will enable them to uncover hidden and hard to find bugs, point directly to the source of the bug, provide for a clean and easy way to model complex timing checks and objectively answer the question 'have we functionally verified everything'. Written by a professional end-user of ASIC/SoC/CPU and FPGA design and Verification, this book explains each concept with easy to understand examples, simulation logs and applications derived from real projects. Readers will be empowered to tackle the modeling of complex checkers for functional verification, thereby drastically reducing their time to design and debug. This updated second edition addresses the latest functional set released in IEEE-1800 (2012) LRM, including numerous additional operators and features. Additionally, many of the Concurrent Assertions/Operators explanations are enhanced, with the addition of more examples and figures. * Covers in its entirety the latest IEEE-1800 2012 LRM syntax and semantics; * Covers both SystemVerilog Assertions and SystemVerilog Functional Coverage language and methodologies; * Provides practical examples of the what, how and why of Assertion Based Verification and Functional Coverage methodologies; * Explains each concept in a step-by-step fashion and applies it to a practical real life example; * Includes 6 practical LABs that enable readers to put in practice the concepts explained in the book.

ASIC/SoC Functional Design Verification - A Comprehensive Guide to Technologies and Methodologies (Hardcover, 1st ed. 2018):... ASIC/SoC Functional Design Verification - A Comprehensive Guide to Technologies and Methodologies (Hardcover, 1st ed. 2018)
Ashok B. Mehta
R4,232 Discovery Miles 42 320 Ships in 10 - 15 working days

This book describes in detail all required technologies and methodologies needed to create a comprehensive, functional design verification strategy and environment to tackle the toughest job of guaranteeing first-pass working silicon. The author first outlines all of the verification sub-fields at a high level, with just enough depth to allow an engineer to grasp the field before delving into its detail. He then describes in detail industry standard technologies such as UVM (Universal Verification Methodology), SVA (SystemVerilog Assertions), SFC (SystemVerilog Functional Coverage), CDV (Coverage Driven Verification), Low Power Verification (Unified Power Format UPF), AMS (Analog Mixed Signal) verification, Virtual Platform TLM2.0/ESL (Electronic System Level) methodology, Static Formal Verification, Logic Equivalency Check (LEC), Hardware Acceleration, Hardware Emulation, Hardware/Software Co-verification, Power Performance Area (PPA) analysis on a virtual platform, Reuse Methodology from Algorithm/ESL to RTL, and other overall methodologies.

Free Delivery
Pinterest Twitter Facebook Google+
You may like...
Design of Internet of Things
Gunneswara VSSS Kalaga Rao Hardcover R4,007 Discovery Miles 40 070
Into The Uncut Grass
Trevor Noah Hardcover  (1)
R299 R271 Discovery Miles 2 710
Visual Masking - Time slices through…
Bruno Breitmeyer, Haluk Ogmen Hardcover R3,652 Discovery Miles 36 520
Access Points - An Institutional Theory…
Sean D Ehrlich Hardcover R1,906 Discovery Miles 19 060
Social Emotions in Nature and Artifact
Jonathan Gratch, Stacy Marsella Hardcover R3,466 Discovery Miles 34 660
The Top Ten Death Penalty Myths - The…
Rudolph J. Gerber, John M. Johnson Hardcover R1,934 R1,733 Discovery Miles 17 330
Along the Appalachian Trail…
Leonard M Adkins Paperback R559 R514 Discovery Miles 5 140
The Psychology of Flavour
Richard Stevenson Hardcover R2,555 Discovery Miles 25 550
The Mother Of Black Hollywood - A Memoir
Jenifer Lewis Paperback R373 R328 Discovery Miles 3 280
Neurobiology of Bipolar Disorder - Road…
Joao Luciano de Quevedo, Andre Ferrer Carvalho, … Paperback R4,035 Discovery Miles 40 350

 

Partners