0
Your cart

Your cart is empty

Browse All Departments
  • All Departments
Price
  • R2,500 - R5,000 (4)
  • -
Status
Brand

Showing 1 - 4 of 4 matches in All Departments

Power-Constrained Testing of VLSI Circuits - A Guide to the IEEE 1149.4 Test Standard (Hardcover, 2003 ed.): Nicola Nicolici,... Power-Constrained Testing of VLSI Circuits - A Guide to the IEEE 1149.4 Test Standard (Hardcover, 2003 ed.)
Nicola Nicolici, Bashir M. Al-Hashimi
R2,894 Discovery Miles 28 940 Ships in 10 - 15 working days

This text focuses on techniques for minimizing power dissipation during test application at logic and register-transfer levels of abstraction of the VLSI design flow. It surveys existing techniques and presents several test automation techniques for reducing power in scan-based sequential circuits and BIST data paths.

Power-Aware Testing and Test Strategies for Low Power Devices (Hardcover, 2010 ed.): Patrick Girard, Nicola Nicolici, Xiaoqing... Power-Aware Testing and Test Strategies for Low Power Devices (Hardcover, 2010 ed.)
Patrick Girard, Nicola Nicolici, Xiaoqing Wen
R4,598 R4,344 Discovery Miles 43 440 Save R254 (6%) Ships in 12 - 17 working days

Managing the power consumption of circuits and systems is now considered one of the most important challenges for the semiconductor industry. Elaborate power management strategies, such as dynamic voltage scaling, clock gating or power gating techniques, are used today to control the power dissipation during functional operation. The usage of these strategies has various implications on manufacturing test, and power-aware test is therefore increasingly becoming a major consideration during design-for-test and test preparation for low power devices. This book explores existing solutions for power-aware test and design-for-test of conventional circuits and systems, and surveys test strategies and EDA solutions for testing low power devices.

Power-Aware Testing and Test Strategies for Low Power Devices (Paperback, 2010 ed.): Patrick Girard, Nicola Nicolici, Xiaoqing... Power-Aware Testing and Test Strategies for Low Power Devices (Paperback, 2010 ed.)
Patrick Girard, Nicola Nicolici, Xiaoqing Wen
R3,056 Discovery Miles 30 560 Ships in 10 - 15 working days

Managing the power consumption of circuits and systems is now considered one of the most important challenges for the semiconductor industry. Elaborate power management strategies, such as dynamic voltage scaling, clock gating or power gating techniques, are used today to control the power dissipation during functional operation. The usage of these strategies has various implications on manufacturing test, and power-aware test is therefore increasingly becoming a major consideration during design-for-test and test preparation for low power devices. This book explores existing solutions for power-aware test and design-for-test of conventional circuits and systems, and surveys test strategies and EDA solutions for testing low power devices.

Power-Constrained Testing of VLSI Circuits - A Guide to the IEEE 1149.4 Test Standard (Paperback, Softcover reprint of the... Power-Constrained Testing of VLSI Circuits - A Guide to the IEEE 1149.4 Test Standard (Paperback, Softcover reprint of the original 1st ed. 2003)
Nicola Nicolici, Bashir M. Al-Hashimi
R2,759 Discovery Miles 27 590 Ships in 10 - 15 working days

Minimization of power dissipation in very large scale integrated (VLSI) circuits is important to improve reliability and reduce packaging costs. While many techniques have investigated power minimization during the functional (normal) mode of operation, it is important to examine the power dissipation during the test circuit activity is substantially higher during test than during functional operation. For example, during the execution of built-in self-test (BIST) in-field sessions, excessive power dissipation can decrease the reliability of the circuit under test due to higher temperature and current density.

Power-Constrained Testing of VLSI Circuits focuses on techniques for minimizing power dissipation during test application at logic and register-transfer levels of abstraction of the VLSI design flow. The first part of this book surveys the existing techniques for power constrained testing of VLSI circuits. In the second part, several test automation techniques for reducing power in scan-based sequential circuits and BIST data paths are presented.

Free Delivery
Pinterest Twitter Facebook Google+
You may like...
Dropout Boogie
Black Keys CD R384 Discovery Miles 3 840
The Garden Within - Where the War with…
Anita Phillips Paperback R329 R239 Discovery Miles 2 390
Ergo Height Adjustable Monitor Stand
R439 R249 Discovery Miles 2 490
Catan
 (16)
R1,150 R887 Discovery Miles 8 870
John C. Maxwell Undated Planner
Paperback R399 R199 Discovery Miles 1 990
Russell Hobbs Toaster (2 Slice…
R707 Discovery Miles 7 070
Male Masturbator Cup Sex Toy
R899 R429 Discovery Miles 4 290
Expensive Poverty - Why Aid Fails And…
Greg Mills Paperback R360 R309 Discovery Miles 3 090
Loot
Nadine Gordimer Paperback  (2)
R383 R310 Discovery Miles 3 100
Cadac Pizza Stone (33cm)
 (18)
R398 Discovery Miles 3 980

 

Partners