0
Your cart

Your cart is empty

Browse All Departments
  • All Departments
Price
  • R2,500 - R5,000 (4)
  • -
Status
Brand

Showing 1 - 4 of 4 matches in All Departments

Power-Constrained Testing of VLSI Circuits - A Guide to the IEEE 1149.4 Test Standard (Hardcover, 2003 ed.): Nicola Nicolici,... Power-Constrained Testing of VLSI Circuits - A Guide to the IEEE 1149.4 Test Standard (Hardcover, 2003 ed.)
Nicola Nicolici, Bashir M. Al-Hashimi
R2,979 Discovery Miles 29 790 Ships in 10 - 15 working days

This text focuses on techniques for minimizing power dissipation during test application at logic and register-transfer levels of abstraction of the VLSI design flow. It surveys existing techniques and presents several test automation techniques for reducing power in scan-based sequential circuits and BIST data paths.

Power-Aware Testing and Test Strategies for Low Power Devices (Hardcover, 2010 ed.): Patrick Girard, Nicola Nicolici, Xiaoqing... Power-Aware Testing and Test Strategies for Low Power Devices (Hardcover, 2010 ed.)
Patrick Girard, Nicola Nicolici, Xiaoqing Wen
R4,572 Discovery Miles 45 720 Ships in 10 - 15 working days

Managing the power consumption of circuits and systems is now considered one of the most important challenges for the semiconductor industry. Elaborate power management strategies, such as dynamic voltage scaling, clock gating or power gating techniques, are used today to control the power dissipation during functional operation. The usage of these strategies has various implications on manufacturing test, and power-aware test is therefore increasingly becoming a major consideration during design-for-test and test preparation for low power devices. This book explores existing solutions for power-aware test and design-for-test of conventional circuits and systems, and surveys test strategies and EDA solutions for testing low power devices.

Power-Aware Testing and Test Strategies for Low Power Devices (Paperback, 2010 ed.): Patrick Girard, Nicola Nicolici, Xiaoqing... Power-Aware Testing and Test Strategies for Low Power Devices (Paperback, 2010 ed.)
Patrick Girard, Nicola Nicolici, Xiaoqing Wen
R3,147 Discovery Miles 31 470 Ships in 10 - 15 working days

Managing the power consumption of circuits and systems is now considered one of the most important challenges for the semiconductor industry. Elaborate power management strategies, such as dynamic voltage scaling, clock gating or power gating techniques, are used today to control the power dissipation during functional operation. The usage of these strategies has various implications on manufacturing test, and power-aware test is therefore increasingly becoming a major consideration during design-for-test and test preparation for low power devices. This book explores existing solutions for power-aware test and design-for-test of conventional circuits and systems, and surveys test strategies and EDA solutions for testing low power devices.

Power-Constrained Testing of VLSI Circuits - A Guide to the IEEE 1149.4 Test Standard (Paperback, Softcover reprint of the... Power-Constrained Testing of VLSI Circuits - A Guide to the IEEE 1149.4 Test Standard (Paperback, Softcover reprint of the original 1st ed. 2003)
Nicola Nicolici, Bashir M. Al-Hashimi
R2,843 Discovery Miles 28 430 Ships in 10 - 15 working days

Minimization of power dissipation in very large scale integrated (VLSI) circuits is important to improve reliability and reduce packaging costs. While many techniques have investigated power minimization during the functional (normal) mode of operation, it is important to examine the power dissipation during the test circuit activity is substantially higher during test than during functional operation. For example, during the execution of built-in self-test (BIST) in-field sessions, excessive power dissipation can decrease the reliability of the circuit under test due to higher temperature and current density.

Power-Constrained Testing of VLSI Circuits focuses on techniques for minimizing power dissipation during test application at logic and register-transfer levels of abstraction of the VLSI design flow. The first part of this book surveys the existing techniques for power constrained testing of VLSI circuits. In the second part, several test automation techniques for reducing power in scan-based sequential circuits and BIST data paths are presented.

Free Delivery
Pinterest Twitter Facebook Google+
You may like...
College Music Curricula for a New…
Robin D. Moore Hardcover R3,792 Discovery Miles 37 920
Scandinavian Ceramics and Glass: 1940s…
George Fischler Hardcover R1,470 R1,156 Discovery Miles 11 560
Chrysotile-asbestos [microform] - Its…
Fritz 1863-1914 Cirkel Hardcover R1,075 Discovery Miles 10 750
Dentition - According to Some of the…
Alexander Christian Becker Paperback R398 Discovery Miles 3 980
Foreign Crops and Markets, Vol. 54…
United States Department of Agriculture Paperback R382 Discovery Miles 3 820
History of the Mogul Dynasty in India…
Niccolao Manucci Paperback R567 Discovery Miles 5 670
Hearst to Hughes - Memoir of a Forensic…
Donald T Lunde M.D. Hardcover R883 Discovery Miles 8 830
Transactions of the Society of Motion…
Society Of Motion Picture Engineers Hardcover R899 Discovery Miles 8 990
Pervasive Health - State-of-the-art and…
Andreas Holzinger, Martina Ziefle, … Hardcover R4,299 R3,705 Discovery Miles 37 050
Freddie Francis - The Straight Story…
Freddie Francis Hardcover R2,381 Discovery Miles 23 810

 

Partners