![]() |
![]() |
Your cart is empty |
||
Showing 1 - 11 of 11 matches in All Departments
In recent years, low power design has become one of the focuses of digital VLSI circuits. As technology scales, leakage currents in contemporary CMOS logic have become one of the main power consumers. Contrary to conventional methods for power reduction, operation of digital circuits in the subthreshold region minimizes power consumption in low-frequency systems. This book presents pre-layout and post-layout simulations of existing 8T Latch and proposed latch designs in sub-threshold region. The proposed circuits consist of pass transistor gate logic. Proposed designs are area efficient so useful for portable devices. The proposed designs remarkably reduce power consumption and delay hence reduces power-delay product (PDP). Comparison with the existing design and proposed latch designs are performed at 65nm and 45nm to show technology independence. Comparative simulation results show that proposed 7T latch design with delay is better choice for portable applications. Therefore, the proposed 7T latch design with delay proves to be a viable option for low power and energy efficient applications.
|
![]() ![]() You may like...
Drug and Substance Abuse Among Older…
Louis A. Pagliaro, Ann Marie Pagliaro
Paperback
R1,466
Discovery Miles 14 660
Chemical Dependency and Intimacy…
Edmond J. Coleman, Bruce Carruth
Paperback
R1,289
Discovery Miles 12 890
Evaluation of Employee Assistance…
Marvin D Feit, Michael J Holosko
Hardcover
R4,005
Discovery Miles 40 050
Gambling, Work and Leisure (Routledge…
David Downes, D.M. Davies, …
Hardcover
R4,448
Discovery Miles 44 480
Double Jeopardy - Chronic Mental Illness…
Anthony F. Lehman, Lisa Dixon
Paperback
R904
Discovery Miles 9 040
Evaluating the Brain Disease Model of…
Nick Heather, Matt Field, …
Paperback
R2,166
Discovery Miles 21 660
|