0
Your cart

Your cart is empty

Browse All Departments
  • All Departments
Price
  • R2,500 - R5,000 (4)
  • -
Status
Brand

Showing 1 - 4 of 4 matches in All Departments

Scalable and Near-Optimal Design Space Exploration for Embedded Systems (Paperback, Softcover reprint of the original 1st ed.... Scalable and Near-Optimal Design Space Exploration for Embedded Systems (Paperback, Softcover reprint of the original 1st ed. 2014)
Angeliki Kritikakou, Francky Catthoor, Costas Goutis
R3,818 Discovery Miles 38 180 Ships in 10 - 15 working days

This book describes scalable and near-optimal, processor-level design space exploration (DSE) methodologies. The authors present design methodologies for data storage and processing in real-time, cost-sensitive data-dominated embedded systems. Readers will be enabled to reduce time-to-market, while satisfying system requirements for performance, area, and energy consumption, thereby minimizing the overall cost of the final design.

Scalable and Near-Optimal Design Space Exploration for Embedded Systems (Hardcover, 2014): Angeliki Kritikakou, Francky... Scalable and Near-Optimal Design Space Exploration for Embedded Systems (Hardcover, 2014)
Angeliki Kritikakou, Francky Catthoor, Costas Goutis
R4,180 Discovery Miles 41 800 Ships in 10 - 15 working days

This book describes scalable and near-optimal, processor-level design space exploration (DSE) methodologies. The authors present design methodologies for data storage and processing in real-time, cost-sensitive data-dominated embedded systems. Readers will be enabled to reduce time-to-market, while satisfying system requirements for performance, area, and energy consumption, thereby minimizing the overall cost of the final design.

Ultra-Low Energy Domain-Specific Instruction-Set Processors (Paperback, 2010 ed.): Francky Catthoor, Praveen Raghavan, Andy... Ultra-Low Energy Domain-Specific Instruction-Set Processors (Paperback, 2010 ed.)
Francky Catthoor, Praveen Raghavan, Andy Lambrechts, Murali Jayapala, Angeliki Kritikakou, …
R4,527 Discovery Miles 45 270 Ships in 10 - 15 working days

Modern consumers carry many electronic devices, like a mobile phone, digital camera, GPS, PDA and an MP3 player. The functionality of each of these devices has gone through an important evolution over recent years, with a steep increase in both the number of features as in the quality of the services that they provide. However, providing the required compute power to support (an uncompromised combination of) all this functionality is highly non-trivial. Designing processors that meet the demanding requirements of future mobile devices requires the optimization of the embedded system in general and of the embedded processors in particular, as they should strike the correct balance between flexibility, energy efficiency and performance. In general, a designer will try to minimize the energy consumption (as far as needed) for a given performance, with a sufficient flexibility. However, achieving this goal is already complex when looking at the processor in isolation, but, in reality, the processor is a single component in a more complex system. In order to design such complex system successfully, critical decisions during the design of each individual component should take into account effect on the other parts, with a clear goal to move to a global Pareto optimum in the complete multi-dimensional exploration space. In the complex, global design of battery-operated embedded systems, the focus of Ultra-Low Energy Domain-Specific Instruction-Set Processors is on the energy-aware architecture exploration of domain-specific instruction-set processors and the co-optimization of the datapath architecture, foreground memory, and instruction memory organisation with a link to the required mapping techniques or compiler steps at the early stages of the design. By performing an extensive energy breakdown experiment for a complete embedded platform, both energy and performance bottlenecks have been identified, together with the important relations between the different components. Based on this knowledge, architecture extensions are proposed for all the bottlenecks.

Ultra-Low Energy Domain-Specific Instruction-Set Processors (Hardcover, 2010 ed.): Francky Catthoor, Praveen Raghavan, Andy... Ultra-Low Energy Domain-Specific Instruction-Set Processors (Hardcover, 2010 ed.)
Francky Catthoor, Praveen Raghavan, Andy Lambrechts, Murali Jayapala, Angeliki Kritikakou, …
R4,751 Discovery Miles 47 510 Ships in 10 - 15 working days

Modern consumers carry many electronic devices, like a mobile phone, digital camera, GPS, PDA and an MP3 player. The functionality of each of these devices has gone through an important evolution over recent years, with a steep increase in both the number of features as in the quality of the services that they provide. However, providing the required compute power to support (an uncompromised combination of) all this functionality is highly non-trivial. Designing processors that meet the demanding requirements of future mobile devices requires the optimization of the embedded system in general and of the embedded processors in particular, as they should strike the correct balance between flexibility, energy efficiency and performance. In general, a designer will try to minimize the energy consumption (as far as needed) for a given performance, with a sufficient flexibility. However, achieving this goal is already complex when looking at the processor in isolation, but, in reality, the processor is a single component in a more complex system. In order to design such complex system successfully, critical decisions during the design of each individual component should take into account effect on the other parts, with a clear goal to move to a global Pareto optimum in the complete multi-dimensional exploration space.

In the complex, global design of battery-operated embedded systems, the focus of Ultra-Low Energy Domain-Specific Instruction-Set Processors is on the energy-aware architecture exploration of domain-specific instruction-set processors and the co-optimization of the datapath architecture, foreground memory, and instruction memory organisation with a link to the required mapping techniques or compiler steps at the early stages of the design. By performing an extensive energy breakdown experiment for a complete embedded platform, both energy and performance bottlenecks have been identified, together with the important relations between the different components. Based on this knowledge, architecture extensions are proposed for all the bottlenecks.

Free Delivery
Pinterest Twitter Facebook Google+
You may like...
The Earth Cries Out - How Faith…
Gary Gardner Paperback R653 R537 Discovery Miles 5 370
Trust the Circle - Understanding God's…
Ryan Andrew Smith Paperback R307 R251 Discovery Miles 2 510
Lamenting Racism Leader's Guide - A…
Rob Muthiah Paperback R411 R329 Discovery Miles 3 290
The Dust of Death - The Sixties…
Os Guinness Paperback R485 Discovery Miles 4 850
No Authority Except from God - The…
John Pistorius Paperback R548 R458 Discovery Miles 4 580
Courageously Pro-Life - Equipping…
Sarah M Bowen Paperback R575 R424 Discovery Miles 4 240
White Too Long - The Legacy of White…
Robert P. Jones Paperback R462 R385 Discovery Miles 3 850
Trouble I've Seen - Changing the Way the…
Drew G I Hart Paperback R449 R371 Discovery Miles 3 710
Jesus Takes a Side - Embracing the…
Jonny Rashid Paperback R458 R374 Discovery Miles 3 740
Creation Care Discipleship – Why…
Steven Bouma–prediger Paperback R698 R573 Discovery Miles 5 730

 

Partners