0
Your cart

Your cart is empty

Browse All Departments
  • All Departments
Price
  • R2,500 - R5,000 (2)
  • -
Status
Brand

Showing 1 - 2 of 2 matches in All Departments

Yield-Aware Analog IC Design and Optimization in Nanometer-scale Technologies (Hardcover, 1st ed. 2020): Antonio Manuel... Yield-Aware Analog IC Design and Optimization in Nanometer-scale Technologies (Hardcover, 1st ed. 2020)
Antonio Manuel Lourenco Canelas, Jorge Manuel Correia Guilherme, Nuno Cavaco Gomes Horta
R2,810 Discovery Miles 28 100 Ships in 10 - 15 working days

This book presents a new methodology with reduced time impact to address the problem of analog integrated circuit (IC) yield estimation by means of Monte Carlo (MC) analysis, inside an optimization loop of a population-based algorithm. The low time impact on the overall optimization processes enables IC designers to perform yield optimization with the most accurate yield estimation method, MC simulations using foundry statistical device models considering local and global variations. The methodology described by the authors delivers on average a reduction of 89% in the total number of MC simulations, when compared to the exhaustive MC analysis over the full population. In addition to describing a newly developed yield estimation technique, the authors also provide detailed background on automatic analog IC sizing and optimization.

Yield-Aware Analog IC Design and Optimization in Nanometer-scale Technologies (Paperback, 1st ed. 2020): Antonio Manuel... Yield-Aware Analog IC Design and Optimization in Nanometer-scale Technologies (Paperback, 1st ed. 2020)
Antonio Manuel Lourenco Canelas, Jorge Manuel Correia Guilherme, Nuno Cavaco Gomes Horta
R2,789 Discovery Miles 27 890 Ships in 10 - 15 working days

This book presents a new methodology with reduced time impact to address the problem of analog integrated circuit (IC) yield estimation by means of Monte Carlo (MC) analysis, inside an optimization loop of a population-based algorithm. The low time impact on the overall optimization processes enables IC designers to perform yield optimization with the most accurate yield estimation method, MC simulations using foundry statistical device models considering local and global variations. The methodology described by the authors delivers on average a reduction of 89% in the total number of MC simulations, when compared to the exhaustive MC analysis over the full population. In addition to describing a newly developed yield estimation technique, the authors also provide detailed background on automatic analog IC sizing and optimization.

Free Delivery
Pinterest Twitter Facebook Google+
You may like...
Casio LW-200-7AV Watch with 10-Year…
R999 R884 Discovery Miles 8 840
KN95 Disposable Face Mask (White)(Box of…
R1,890 R659 Discovery Miles 6 590
Emily Henry 3-Book Collection - Book…
Emily Henry Paperback R500 R428 Discovery Miles 4 280
Loot
Nadine Gordimer Paperback  (2)
R383 R310 Discovery Miles 3 100
CritiCareŽ Sterile Gauze Swabs (75 x 75…
R3 Discovery Miles 30
JoyDivision Anal Beads Wave Short…
R479 R419 Discovery Miles 4 190
A Court Of Thorns And Roses: 5-Book…
Sarah J. Maas Paperback R1,250 R968 Discovery Miles 9 680
Huntlea Original Two Tone Pillow Bed…
R650 R565 Discovery Miles 5 650
Complete Clumping Cat Litter (10kg)
R151 Discovery Miles 1 510
Aerolatte Cappuccino Art Stencils (Set…
R110 R95 Discovery Miles 950

 

Partners