0
Your cart

Your cart is empty

Browse All Departments
  • All Departments
Price
  • R1,000 - R2,500 (1)
  • R2,500 - R5,000 (2)
  • -
Status
Brand

Showing 1 - 3 of 3 matches in All Departments

Silicon Nanodevices (Hardcover): Henry H Radamson H Radamson, Guilei Wang Silicon Nanodevices (Hardcover)
Henry H Radamson H Radamson, Guilei Wang
R1,481 Discovery Miles 14 810 Ships in 12 - 17 working days
Investigation on SiGe Selective Epitaxy for Source and Drain Engineering in 22 nm CMOS Technology Node and Beyond (Hardcover,... Investigation on SiGe Selective Epitaxy for Source and Drain Engineering in 22 nm CMOS Technology Node and Beyond (Hardcover, 1st ed. 2019)
Guilei Wang
R2,789 Discovery Miles 27 890 Ships in 10 - 15 working days

This thesis presents the SiGe source and drain (S/D) technology in the context of advanced CMOS, and addresses both device processing and epitaxy modelling. As the CMOS technology roadmap calls for continuously downscaling traditional transistor structures, controlling the parasitic effects of transistors, e.g. short channel effect, parasitic resistances and capacitances is becoming increasingly difficult. The emergence of these problems sparked a technological revolution, where a transition from planar to three-dimensional (3D) transistor design occurred in the 22nm technology node. The selective epitaxial growth (SEG) method has been used to deposit SiGe as stressor material in S/D regions to induce uniaxial strain in the channel region. The thesis investigates issues of process integration in IC production and concentrates on the key parameters of high-quality SiGe selective epitaxial growth, with a special focus on its pattern dependency behavior and on key integration issues in both 2D and 3D transistor structures, the goal being to improve future applications of SiGe SEG in advanced CMOS.

Investigation on SiGe Selective Epitaxy for Source and Drain Engineering in 22 nm CMOS Technology Node and Beyond (Paperback,... Investigation on SiGe Selective Epitaxy for Source and Drain Engineering in 22 nm CMOS Technology Node and Beyond (Paperback, 1st ed. 2019)
Guilei Wang
R2,741 Discovery Miles 27 410 Ships in 10 - 15 working days

This thesis presents the SiGe source and drain (S/D) technology in the context of advanced CMOS, and addresses both device processing and epitaxy modelling. As the CMOS technology roadmap calls for continuously downscaling traditional transistor structures, controlling the parasitic effects of transistors, e.g. short channel effect, parasitic resistances and capacitances is becoming increasingly difficult. The emergence of these problems sparked a technological revolution, where a transition from planar to three-dimensional (3D) transistor design occurred in the 22nm technology node. The selective epitaxial growth (SEG) method has been used to deposit SiGe as stressor material in S/D regions to induce uniaxial strain in the channel region. The thesis investigates issues of process integration in IC production and concentrates on the key parameters of high-quality SiGe selective epitaxial growth, with a special focus on its pattern dependency behavior and on key integration issues in both 2D and 3D transistor structures, the goal being to improve future applications of SiGe SEG in advanced CMOS.

Free Delivery
Pinterest Twitter Facebook Google+
You may like...
Angelcare Nappy Bin Refills
R165 R145 Discovery Miles 1 450
Huntlea Koletto - Matlow Pet Bed…
R969 R562 Discovery Miles 5 620
Casio LW-200-7AV Watch with 10-Year…
R999 R884 Discovery Miles 8 840
Bosch GBM 320 Professional Drill…
R799 R449 Discovery Miles 4 490
Cellphone Ring & Stand [Black]
R22 Discovery Miles 220
Minions 2 - The Rise Of Gru
Blu-ray disc R150 Discovery Miles 1 500
Scruffs Chester Box Bed (Granite)
R796 Discovery Miles 7 960
Aerolatte Cappuccino Art Stencils (Set…
R110 R95 Discovery Miles 950
Fine Living Eclipse Nesting Tables
R3,999 R1,900 Discovery Miles 19 000
Braai
Reuben Riffel Paperback R495 R359 Discovery Miles 3 590

 

Partners