0
Your cart

Your cart is empty

Browse All Departments
  • All Departments
Price
  • R2,500 - R5,000 (2)
  • -
Status
Brand

Showing 1 - 2 of 2 matches in All Departments

Yield-Aware Analog IC Design and Optimization in Nanometer-scale Technologies (Hardcover, 1st ed. 2020): Antonio Manuel... Yield-Aware Analog IC Design and Optimization in Nanometer-scale Technologies (Hardcover, 1st ed. 2020)
Antonio Manuel Lourenco Canelas, Jorge Manuel Correia Guilherme, Nuno Cavaco Gomes Horta
R2,895 Discovery Miles 28 950 Ships in 10 - 15 working days

This book presents a new methodology with reduced time impact to address the problem of analog integrated circuit (IC) yield estimation by means of Monte Carlo (MC) analysis, inside an optimization loop of a population-based algorithm. The low time impact on the overall optimization processes enables IC designers to perform yield optimization with the most accurate yield estimation method, MC simulations using foundry statistical device models considering local and global variations. The methodology described by the authors delivers on average a reduction of 89% in the total number of MC simulations, when compared to the exhaustive MC analysis over the full population. In addition to describing a newly developed yield estimation technique, the authors also provide detailed background on automatic analog IC sizing and optimization.

Yield-Aware Analog IC Design and Optimization in Nanometer-scale Technologies (Paperback, 1st ed. 2020): Antonio Manuel... Yield-Aware Analog IC Design and Optimization in Nanometer-scale Technologies (Paperback, 1st ed. 2020)
Antonio Manuel Lourenco Canelas, Jorge Manuel Correia Guilherme, Nuno Cavaco Gomes Horta
R2,873 Discovery Miles 28 730 Ships in 10 - 15 working days

This book presents a new methodology with reduced time impact to address the problem of analog integrated circuit (IC) yield estimation by means of Monte Carlo (MC) analysis, inside an optimization loop of a population-based algorithm. The low time impact on the overall optimization processes enables IC designers to perform yield optimization with the most accurate yield estimation method, MC simulations using foundry statistical device models considering local and global variations. The methodology described by the authors delivers on average a reduction of 89% in the total number of MC simulations, when compared to the exhaustive MC analysis over the full population. In addition to describing a newly developed yield estimation technique, the authors also provide detailed background on automatic analog IC sizing and optimization.

Free Delivery
Pinterest Twitter Facebook Google+
You may like...
Pret op die Plaas 5: Snork die vark
Angelique Pelletier Paperback R50 R47 Discovery Miles 470
The Bok Who Lost His Spring
Marleen Lammers Paperback R180 R167 Discovery Miles 1 670
The Mountain Has A Secret
Kristen Dembaremba Paperback R156 Discovery Miles 1 560
Superheroes Of The Savannah
Marleen Lammers Paperback  (4)
R170 R160 Discovery Miles 1 600
The Dinosaur That Pooped The Past
Tom Fletcher Paperback  (2)
R248 R226 Discovery Miles 2 260
Albertus Die Jakkalsie: … Om n Ouboet Te…
Aline de Petigny Paperback R50 R47 Discovery Miles 470
Klouter
Emma Louise Clarke Paperback R90 R84 Discovery Miles 840
As 'n Olifant Op Jou Val
Jaco Jacobs Paperback R135 R123 Discovery Miles 1 230
Wonderfully Made
Tshwanelo Serumola Paperback  (1)
R160 R145 Discovery Miles 1 450
Tom en die Aaklige Toebroodjie
Jaco Jacobs Paperback R120 R100 Discovery Miles 1 000

 

Partners