0
Your cart

Your cart is empty

Browse All Departments
  • All Departments
Price
  • R2,500 - R5,000 (2)
  • -
Status
Brand

Showing 1 - 2 of 2 matches in All Departments

Adiabatic Logic - Future Trend and System Level Perspective (Hardcover, 2012): Philip Teichmann Adiabatic Logic - Future Trend and System Level Perspective (Hardcover, 2012)
Philip Teichmann
R2,652 Discovery Miles 26 520 Ships in 18 - 22 working days

Adiabatic logic is a potential successor for static CMOS circuit design when it comes to ultra-low-power energy consumption. Future development like the evolutionary shrinking of the minimum feature size as well as revolutionary novel transistor concepts will change the gate level savings gained by adiabatic logic. In addition, the impact of worsening degradation effects has to be considered in the design of adiabatic circuits. The impact of the technology trends on the figures of merit of adiabatic logic, energy saving potential and optimum operating frequency, are investigated, as well as degradation related issues. Adiabatic logic benefits from future devices, is not susceptible to Hot Carrier Injection, and shows less impact of Bias Temperature Instability than static CMOS circuits. Major interest also lies on the efficient generation of the applied power-clock signal. This oscillating power supply can be used to save energy in short idle times by disconnecting circuits. An efficient way to generate the power-clock is by means of the synchronous 2N2P LC oscillator, which is also robust with respect to pattern-induced capacitive variations. An easy to implement but powerful power-clock gating supplement is proposed by gating the synchronization signals. Diverse implementations to shut down the system are presented and rated for their applicability and other aspects like energy reduction capability and data retention. Advantageous usage of adiabatic logic requires compact and efficient arithmetic structures. A broad variety of adder structures and a Coordinate Rotation Digital Computer are compared and rated according to energy consumption and area usage, and the resulting energy saving potential against static CMOS proves the ultra-low-power capability of adiabatic logic. In the end, a new circuit topology has to compete with static CMOS also in productivity. On a 130nm test chip, a large scale test vehicle containing an FIR filter was implemented in adiabatic logic, utilizing a standard, library-based design flow, fabricated, measured and compared to simulations of a static CMOS counterpart, with measured saving factors compliant to the values gained by simulation. This leads to the conclusion that adiabatic logic is ready for productive design due to compatibility not only to CMOS technology, but also to electronic design automation (EDA) tools developed for static CMOS system design.

Adiabatic Logic - Future Trend and System Level Perspective (Paperback, 2012 ed.): Philip Teichmann Adiabatic Logic - Future Trend and System Level Perspective (Paperback, 2012 ed.)
Philip Teichmann
R2,623 Discovery Miles 26 230 Ships in 18 - 22 working days

Adiabatic logic is a potential successor for static CMOS circuit design when it comes to ultra-low-power energy consumption. Future development like the evolutionary shrinking of the minimum feature size as well as revolutionary novel transistor concepts will change the gate level savings gained by adiabatic logic. In addition, the impact of worsening degradation effects has to be considered in the design of adiabatic circuits. The impact of the technology trends on the figures of merit of adiabatic logic, energy saving potential and optimum operating frequency, are investigated, as well as degradation related issues. Adiabatic logic benefits from future devices, is not susceptible to Hot Carrier Injection, and shows less impact of Bias Temperature Instability than static CMOS circuits. Major interest also lies on the efficient generation of the applied power-clock signal. This oscillating power supply can be used to save energy in short idle times by disconnecting circuits. An efficient way to generate the power-clock is by means of the synchronous 2N2P LC oscillator, which is also robust with respect to pattern-induced capacitive variations. An easy to implement but powerful power-clock gating supplement is proposed by gating the synchronization signals. Diverse implementations to shut down the system are presented and rated for their applicability and other aspects like energy reduction capability and data retention. Advantageous usage of adiabatic logic requires compact and efficient arithmetic structures. A broad variety of adder structures and a Coordinate Rotation Digital Computer are compared and rated according to energy consumption and area usage, and the resulting energy saving potential against static CMOS proves the ultra-low-power capability of adiabatic logic. In the end, a new circuit topology has to compete with static CMOS also in productivity. On a 130nm test chip, a large scale test vehicle containing an FIR filter was implemented in adiabatic logic, utilizing a standard, library-based design flow, fabricated, measured and compared to simulations of a static CMOS counterpart, with measured saving factors compliant to the values gained by simulation. This leads to the conclusion that adiabatic logic is ready for productive design due to compatibility not only to CMOS technology, but also to electronic design automation (EDA) tools developed for static CMOS system design.

Free Delivery
Pinterest Twitter Facebook Google+
You may like...
Migration and Society in Britain…
Ian Whyte Hardcover R3,010 Discovery Miles 30 100
Log: March 22, 2019 - May 17, 2020
Roni Horn Hardcover R2,339 R1,941 Discovery Miles 19 410
Lied Vir Sarah - Lesse Van My Ma
Jonathan Jansen, Naomi Jansen Hardcover  (1)
R100 R93 Discovery Miles 930
Just Color It!
Daniel Voelker Hardcover R1,381 R1,159 Discovery Miles 11 590
House Of Bondage
Ernest Cole Hardcover R1,565 R1,243 Discovery Miles 12 430
Grey Crawford, Chroma 1978-85 Vol .1, 1
Grey Crawford, Timothy Persons, … Hardcover R944 Discovery Miles 9 440
The Letters of Vincent Van Gogh
Mark Roskill Paperback R513 R482 Discovery Miles 4 820
65 Years Of Friendship
George Bizos Paperback  (2)
R391 Discovery Miles 3 910
The Federalist Papers
Alexander Hamilton, James Madison, … Hardcover R824 Discovery Miles 8 240
Decolonisation - Revolution & Evolution
David Boucher, Ayesha Omar Paperback R395 R365 Discovery Miles 3 650

 

Partners