0
Your cart

Your cart is empty

Browse All Departments
  • All Departments
Price
  • R1,000 - R2,500 (2)
  • R2,500 - R5,000 (1)
  • -
Status
Brand

Showing 1 - 3 of 3 matches in All Departments

Reuse Methodology Manual for System-on-a-Chip Designs (Hardcover, 2nd Revised edition): Michael Keating, Pierre Bricaud Reuse Methodology Manual for System-on-a-Chip Designs (Hardcover, 2nd Revised edition)
Michael Keating, Pierre Bricaud
R2,475 Discovery Miles 24 750 Ships in 12 - 17 working days

Silicon technology now allows us to build chips consisting of tens of millions of transistors. This technology not only promises new levels of system integration onto a single chip, but also presents significant challenges to the chip designer. As a result, many ASIC developers and silicon vendors are re-examining their design methodologies, searching for ways to make effective use of the huge numbers of gates now available. These designers see current design tools and methodologies as inadequate for developing million-gate ASICs from scratch. There is considerable pressure to keep design team size and design schedules constant even as design complexities grow. Tools are not providing the productivity gains required to keep pace with the increasing gate counts available from deep submicron technology. Design reuse - the use of pre-designed and pre-verified cores - is the most promising opportunity to bridge the gap between available gate-count and designer productivity. Reuse Methodology Manual for System-On-A-Chip Designs, Second Edition outlines an effective methodology for creating reusable designs for use in a System-on-a-Chip (Soe design methodology. Silicon and tool technologies move so quickly that no single methodology can provide a permanent solution to this highly dynamic problem. Instead, this manual is an attempt to capture and incrementally improve on current best practices in the industry, and to give a coherent, integrated view of the design process. Reuse Methodology Manual for System-On-A-Chip Designs, Second Edition will be updated on a regular basis as a result of changing technology and improved insight into the problems of design reuse and its role in producinghigh-quality SoC designs.

Reuse Methodology Manual - For System-on-a-Chip Designs (Paperback, 2nd ed. 1999. Softcover reprint of the original 2nd ed.... Reuse Methodology Manual - For System-on-a-Chip Designs (Paperback, 2nd ed. 1999. Softcover reprint of the original 2nd ed. 1999)
Pierre Bricaud
R1,475 Discovery Miles 14 750 Ships in 10 - 15 working days

Silicon technology now allows us to build chips consisting of tens of millions of transistors. This technology not only promises new levels of system integration onto a single chip, but also presents significant challenges to the chip designer. As a result, many ASIC developers and silicon vendors are re-examining their design methodologies, searching for ways to make effective use of the huge numbers of gates now available. These designers see current design tools and methodologies as inadequate for developing million-gate ASICs from scratch. There is considerable pressure to keep design team size and design schedules constant even as design complexities grow. Tools are not providing the productivity gains required to keep pace with the increasing gate counts available from deep submicron technology. Design reuse - the use of pre-designed and pre-verified cores - is the most promising opportunity to bridge the gap between available gate-count and designer productivity. Reuse Methodology Manual for System-On-A-Chip Designs, Second Edition outlines an effective methodology for creating reusable designs for use in a System-on-a-Chip (SoC) design methodology. Silicon and tool technologies move so quickly that no single methodology can provide a permanent solution to this highly dynamic problem. Instead, this manual is an attempt to capture and incrementally improve on current best practices in the industry, and to give a coherent, integrated view of the design process. Reuse Methodology Manual for System-On-A-Chip Designs, Second Edition will be updated on a regular basis as a result of changing technology and improved insight into the problems of design reuse and its role in producing high-quality SoC designs.

Reuse Methodology Manual for System-on-a-Chip Designs (Paperback, 3rd ed. 2002.  2nd printing 2007): Pierre Bricaud Reuse Methodology Manual for System-on-a-Chip Designs (Paperback, 3rd ed. 2002. 2nd printing 2007)
Pierre Bricaud
R2,890 Discovery Miles 28 900 Ships in 10 - 15 working days

This revised and updated third edition outlines a set of best practices for creating reusable designs for use in an System-on-a-Chip (SoC) design methodology. These practices are based on the authors' experience in developing reusable designs, as well as the experience of design teams in many companies around the world.

Free Delivery
Pinterest Twitter Facebook Google+
You may like...
Baby Dove Soap Bar Rich Moisture 75g
R20 Discovery Miles 200
Golf Groove Sharpener (Black)
R249 Discovery Miles 2 490
Casio LW-200-7AV Watch with 10-Year…
R999 R884 Discovery Miles 8 840
Sharpe: Classic Collection
Sean Bean, Daragh O'Malley, … DVD  (2)
R519 R491 Discovery Miles 4 910
Medalist Mini American Football (Green)
R122 Discovery Miles 1 220
Harry Potter Wizard Wand - In…
 (3)
R800 Discovery Miles 8 000
Home Classix Placemats - Geometric…
R59 R51 Discovery Miles 510
Vital BabyŽ NOURISH™ Store And Wean…
R149 Discovery Miles 1 490
Rogz Lounge Walled Oval Pet Bed (Navy…
R625 R359 Discovery Miles 3 590
Bennett Read Steam Iron (2200W)
R592 Discovery Miles 5 920

 

Partners