0
Your cart

Your cart is empty

Browse All Departments
  • All Departments
Price
  • R2,500 - R5,000 (3)
  • R5,000 - R10,000 (1)
  • -
Status
Brand

Showing 1 - 4 of 4 matches in All Departments

Logic Synthesis for Low Power VLSI Designs (Hardcover, 1998 ed.): Sasan Iman, Massoud Pedram Logic Synthesis for Low Power VLSI Designs (Hardcover, 1998 ed.)
Sasan Iman, Massoud Pedram
R4,145 Discovery Miles 41 450 Ships in 18 - 22 working days

Logic Synthesis for Low Power VLSI Designs presents a systematic and comprehensive treatment of power modeling and optimization at the logic level. More precisely, this book provides a detailed presentation of methodologies, algorithms and CAD tools for power modeling, estimation and analysis, synthesis and optimization at the logic level. Logic Synthesis for Low Power VLSI Designs contains detailed descriptions of technology-dependent logic transformations and optimizations, technology decomposition and mapping, and post-mapping structural optimization techniques for low power. It also emphasizes the trade-off techniques for two-level and multi-level logic circuits that involve power dissipation and circuit speed, in the hope that the readers can better understand the issues and ways of achieving their power dissipation goal while meeting the timing constraints. Logic Synthesis for Low Power VLSI Designs is written for VLSI design engineers, CAD professionals, and students who have had a basic knowledge of CMOS digital design and logic synthesis.

The e Hardware Verification Language (Hardcover, 2004 ed.): Sasan Iman, Sunita Joshi The e Hardware Verification Language (Hardcover, 2004 ed.)
Sasan Iman, Sunita Joshi
R5,346 Discovery Miles 53 460 Ships in 18 - 22 working days

I am glad to see this new book on the e language and on verification. I am especially glad to see a description of the e Reuse Methodology (eRM). The main goal of verification is, after all, finding more bugs quicker using given resources, and verification reuse (module-to-system, old-system-to-new-system etc. ) is a key enabling component. This book offers a fresh approach in teaching the e hardware verification language within the context of coverage driven verification methodology. I hope it will help the reader und- stand the many important and interesting topics surrounding hardware verification. Yoav Hollander Founder and CTO, Verisity Inc. Preface This book provides a detailed coverage of the e hardware verification language (HVL), state of the art verification methodologies, and the use of e HVL as a facilitating verification tool in implementing a state of the art verification environment. It includes comprehensive descriptions of the new concepts introduced by the e language, e language syntax, and its as- ciated semantics. This book also describes the architectural views and requirements of verifi- tion environments (randomly generated environments, coverage driven verification environments, etc. ), verification blocks in the architectural views (i. e. generators, initiators, c- lectors, checkers, monitors, coverage definitions, etc. ) and their implementations using the e HVL. Moreover, the e Reuse Methodology (eRM), the motivation for defining such a gui- line, and step-by-step instructions for building an eRM compliant e Verification Component (eVC) are also discussed.

The e Hardware Verification Language (Paperback, Softcover reprint of the original 1st ed. 2004): Sasan Iman, Sunita Joshi The e Hardware Verification Language (Paperback, Softcover reprint of the original 1st ed. 2004)
Sasan Iman, Sunita Joshi
R5,165 Discovery Miles 51 650 Ships in 18 - 22 working days

I am glad to see this new book on the e language and on verification. I am especially glad to see a description of the e Reuse Methodology (eRM). The main goal of verification is, after all, finding more bugs quicker using given resources, and verification reuse (module-to-system, old-system-to-new-system etc. ) is a key enabling component. This book offers a fresh approach in teaching the e hardware verification language within the context of coverage driven verification methodology. I hope it will help the reader und- stand the many important and interesting topics surrounding hardware verification. Yoav Hollander Founder and CTO, Verisity Inc. Preface This book provides a detailed coverage of the e hardware verification language (HVL), state of the art verification methodologies, and the use of e HVL as a facilitating verification tool in implementing a state of the art verification environment. It includes comprehensive descriptions of the new concepts introduced by the e language, e language syntax, and its as- ciated semantics. This book also describes the architectural views and requirements of verifi- tion environments (randomly generated environments, coverage driven verification environments, etc. ), verification blocks in the architectural views (i. e. generators, initiators, c- lectors, checkers, monitors, coverage definitions, etc. ) and their implementations using the e HVL. Moreover, the e Reuse Methodology (eRM), the motivation for defining such a gui- line, and step-by-step instructions for building an eRM compliant e Verification Component (eVC) are also discussed.

Logic Synthesis for Low Power VLSI Designs (Paperback, Softcover reprint of the original 1st ed. 1998): Sasan Iman, Massoud... Logic Synthesis for Low Power VLSI Designs (Paperback, Softcover reprint of the original 1st ed. 1998)
Sasan Iman, Massoud Pedram
R4,001 Discovery Miles 40 010 Ships in 18 - 22 working days

Logic Synthesis for Low Power VLSI Designs presents a systematic and comprehensive treatment of power modeling and optimization at the logic level. More precisely, this book provides a detailed presentation of methodologies, algorithms and CAD tools for power modeling, estimation and analysis, synthesis and optimization at the logic level. Logic Synthesis for Low Power VLSI Designs contains detailed descriptions of technology-dependent logic transformations and optimizations, technology decomposition and mapping, and post-mapping structural optimization techniques for low power. It also emphasizes the trade-off techniques for two-level and multi-level logic circuits that involve power dissipation and circuit speed, in the hope that the readers can better understand the issues and ways of achieving their power dissipation goal while meeting the timing constraints. Logic Synthesis for Low Power VLSI Designs is written for VLSI design engineers, CAD professionals, and students who have had a basic knowledge of CMOS digital design and logic synthesis.

Free Delivery
Pinterest Twitter Facebook Google+
You may like...
Hybrid Computational Intelligent Systems…
Siddhartha Bhattacharyya Hardcover R4,919 Discovery Miles 49 190
Being Black - A South African Story That…
Theo Mayekiso Paperback R305 Discovery Miles 3 050
Precarious Power - Compliance And…
Susan Booysen Paperback  (4)
R420 R388 Discovery Miles 3 880
A Systematic Guide to Leadership…
Luis Rabelo, Ahmed Elattar, … Hardcover R1,544 Discovery Miles 15 440
Human Factors in Engineering…
Beata Mrugalska, Tareq Ahram, … Hardcover R3,923 Discovery Miles 39 230
Emigreer Of Bly - Is Die Gras Werklik…
Stephan Joubert Paperback R220 R197 Discovery Miles 1 970
AI and Deep Learning in Biometric…
Gaurav Jaswal, Vivek Kanhangad, … Hardcover R4,927 Discovery Miles 49 270
Waterboy - Making Sense Of My Son's…
Glynis Horning Paperback R320 R295 Discovery Miles 2 950
Handbook of Mathematical and Digital…
Adedeji B. Badiru, Olumuyiwa Asaolu Hardcover R5,201 Discovery Miles 52 010
Better Choices - Ensuring South Africa's…
Greg Mills, Mcebisi Jonas, … Paperback R350 R317 Discovery Miles 3 170

 

Partners