0
Your cart

Your cart is empty

Browse All Departments
  • All Departments
Price
  • R1,000 - R2,500 (1)
  • R5,000 - R10,000 (1)
  • -
Status
Brand

Showing 1 - 2 of 2 matches in All Departments

Design of Low-Power Coarse-Grained Reconfigurable Architectures (Paperback): Yoonjin Kim, Rabi N Mahapatra Design of Low-Power Coarse-Grained Reconfigurable Architectures (Paperback)
Yoonjin Kim, Rabi N Mahapatra
R2,187 Discovery Miles 21 870 Ships in 12 - 17 working days

Coarse-grained reconfigurable architecture (CGRA) has emerged as a solution for flexible, application-specific optimization of embedded systems. Helping you understand the issues involved in designing and constructing embedded systems, Design of Low-Power Coarse-Grained Reconfigurable Architectures offers new frameworks for optimizing the architecture of components in embedded systems in order to decrease area and save power. Real application benchmarks and gate-level simulations substantiate these frameworks. The first half of the book explains how to reduce power in the configuration cache. The authors present a low-power reconfiguration technique based on reusable context pipelining that merges the concept of context reuse into context pipelining. They also propose dynamic context compression capable of supporting required bits of the context words set to enable and the redundant bits set to disable. In addition, they discuss dynamic context management for reducing power consumption in the configuration cache by controlling a read/write operation of the redundant context words. Focusing on the design of a cost-effective processing element array to reduce area and power consumption, the second half of the text presents a cost-effective array fabric that uniquely rearranges processing elements and their interconnection designs. The book also describes hierarchical reconfigurable computing arrays consisting of two reconfigurable computing blocks with two types of communication structure. The two computing blocks share critical resources, offering an efficient communication interface between them and reducing the overall area. The final chapter takes an integrated approach to optimization that draws on the design schemes presented in earlier chapters. Using a case study, the authors demonstrate the synergy effect of combining multiple design schemes.

Design of Low-Power Coarse-Grained Reconfigurable Architectures (Hardcover, New): Yoonjin Kim, Rabi N Mahapatra Design of Low-Power Coarse-Grained Reconfigurable Architectures (Hardcover, New)
Yoonjin Kim, Rabi N Mahapatra
R5,781 Discovery Miles 57 810 Ships in 12 - 17 working days

Coarse-grained reconfigurable architecture (CGRA) has emerged as a solution for flexible, application-specific optimization of embedded systems. Helping you understand the issues involved in designing and constructing embedded systems, Design of Low-Power Coarse-Grained Reconfigurable Architectures offers new frameworks for optimizing the architecture of components in embedded systems in order to decrease area and save power. Real application benchmarks and gate-level simulations substantiate these frameworks. The first half of the book explains how to reduce power in the configuration cache. The authors present a low-power reconfiguration technique based on reusable context pipelining that merges the concept of context reuse into context pipelining. They also propose dynamic context compression capable of supporting required bits of the context words set to enable and the redundant bits set to disable. In addition, they discuss dynamic context management for reducing power consumption in the configuration cache by controlling a read/write operation of the redundant context words. Focusing on the design of a cost-effective processing element array to reduce area and power consumption, the second half of the text presents a cost-effective array fabric that uniquely rearranges processing elements and their interconnection designs. The book also describes hierarchical reconfigurable computing arrays consisting of two reconfigurable computing blocks with two types of communication structure. The two computing blocks share critical resources, offering an efficient communication interface between them and reducing the overall area. The final chapter takes an integrated approach to optimization that draws on the design schemes presented in earlier chapters. Using a case study, the authors demonstrate the synergy effect of combining multiple design schemes.

Free Delivery
Pinterest Twitter Facebook Google+
You may like...
Sound Of Freedom
Jim Caviezel, Mira Sorvino, … DVD R325 R218 Discovery Miles 2 180
A Man Of The Road
Milton Schorr Paperback R585 R49 Discovery Miles 490
Stealth SX-C10-X Twin Rechargeable…
R499 R269 Discovery Miles 2 690
Xbox One Replacement Case
 (8)
R55 Discovery Miles 550
Alcolin Mounting Tape 40 Square Pads…
R41 Discovery Miles 410
Tower Sign - Beware Of The Dog…
R60 R46 Discovery Miles 460
White Glo Traveller's Pack
R70 Discovery Miles 700
Dromex 3-Ply Medical Mask (Box of 50)
 (17)
R1,099 R399 Discovery Miles 3 990
Who Do We Become? - Step Boldly Into Our…
John Sanei Paperback R265 R212 Discovery Miles 2 120
Be Safe Paramedical Disposable Triangle…
R9 Discovery Miles 90

 

Partners