Books > Computing & IT > General theory of computing
|
Buy Now
Retargetable Code Generation for Digital Signal Processors (Hardcover, 1997 ed.)
Loot Price: R5,832
Discovery Miles 58 320
|
|
Retargetable Code Generation for Digital Signal Processors (Hardcover, 1997 ed.)
Expected to ship within 10 - 15 working days
|
The market for consumer electronics is characterized by rapidly
growing complexities of applications and decreasing market window
opportunities. A key concept for coping with such requirements is
the reuse of system components. Embedding programmable processors
into VLSI systems facilitates reuse and offers a high degree of
flexibility. The use of embedded processors, however, poses
challenges for software compilers, because real-time constraints
and limited silicon area for program memories demand extremely
efficient machine code. Additionally there is a need for flexible,
retargetable compilers which explore the mutual dependence between
processor architectures and program execution speed. Current
compiler technology does not meet these demands, particularly the
area of DSP where application-specific processors are predominant.
As a consequence, the largest part of DSP software is still
developed manually at assembly language level. Recent research
efforts, located at the intersection of software and hardware
design, aim at eliminating this bottleneck. Retargetable Code
Generation for Digital Signal Processors outlines the new role of
compilers in hardware/software codesign of embedded systems, and it
describes the state-of-the-art in the area of retargetable code
generation and optimization for embedded DSPs. It presents novel
concepts and algorithmic solutions, which achieve both
retargetability and high code quality. In contrast to approaches
taken in classical compiler construction, emphasis is put on
effective code optimization instead of high compilation speed. The
usefulness of the proposed techniques is demonstrated for real-life
architectures. Retargetable Code Generation forDigital Signal
Processors, with a foreword by Peter Marwedel, is the first
contribution to this area, that presents an integrated solution for
retargetable DSP compilers. It covers the whole compilation
process, including target processor modelling, intermediate code
generation, code selection, register allocation, scheduling and
optimization for parallelism. It will be of interest to
researchers, senior design engineers and CAD managers both in
academia and industry.
General
Is the information for this product incomplete, wrong or inappropriate?
Let us know about it.
Does this product have an incorrect or missing image?
Send us a new image.
Is this product missing categories?
Add more categories.
Review This Product
No reviews yet - be the first to create one!
|
You might also like..
|