0
Your cart

Your cart is empty

Browse All Departments
  • All Departments
Price
  • R2,500 - R5,000 (4)
  • -
Status
Brand

Showing 1 - 4 of 4 matches in All Departments

Low-Voltage CMOS Log Companding Analog Design (Paperback, Softcover reprint of the original 1st ed. 2003): Francisco... Low-Voltage CMOS Log Companding Analog Design (Paperback, Softcover reprint of the original 1st ed. 2003)
Francisco Serra-Graells, Adoracion Rueda, Jose L. Huertas
R2,980 Discovery Miles 29 800 Ships in 10 - 15 working days

Low-Voltage CMOS Log Companding Analog Design presents in detail state-of-the-art analog circuit techniques for the very low-voltage and low-power design of systems-on-chip in CMOS technologies. The proposed strategy is mainly based on two bases: the Instantaneous Log Companding Theory, and the MOSFET operating in the subthreshold region. The former allows inner compression of the voltage dynamic-range for very low-voltage operation, while the latter is compatible with CMOS technologies and suitable for low-power circuits. The required background on the specific modeling of the MOS transistor for Companding is supplied at the beginning. Following this general approach, a complete set of CMOS basic building blocks is proposed and analyzed for a wide variety of analog signal processing. In particular, the covered areas include: amplification and AGC, arbitrary filtering, PTAT generation, and pulse duration modulation (PDM). For each topic, several case studies are considered to illustrate the design methodology. Also, integrated examples in 1.2um and 0.35um CMOS technologies are reported to verify the good agreement between design equations and experimental data. The resulting analog circuit topologies exhibit very low-voltage (i.e. 1V) and low-power (few tenths of uA) capabilities. Apart from these specific design examples, a real industrial application in the field of hearing aids is also presented as the main demonstrator of all the proposed basic building blocks. This system-on-chip exhibits true 1V operation, high flexibility through digital programmability and very low-power consumption (about 300uA including the Class-D amplifier). As a result, the reported ASIC can meet the specifications of a complete family of common hearing aid models. In conclusion, this book is addressed to both industry ASIC designers who can apply its contents to the synthesis of very low-power systems-on-chip in standard CMOS technologies, as well as to the teachers of modern circuit design in electronic engineering.

Oscillation-Based Test in Mixed-Signal Circuits (Paperback, Softcover reprint of hardcover 1st ed. 2006): Gloria Huertas... Oscillation-Based Test in Mixed-Signal Circuits (Paperback, Softcover reprint of hardcover 1st ed. 2006)
Gloria Huertas Sanchez, Diego Vazquez Garcia De La Vega, Adoracion Rueda Rueda, Jose Luis Huertas Diaz
R4,612 Discovery Miles 46 120 Ships in 10 - 15 working days

Oscillation-Based Test in Mixed-Signal Circuits presents the development and experimental validation of the structural test strategy called Oscillation-Based Test OBT in short. The results here presented allow to assert, not only from a theoretical point of view, but also based on a wide experimental support, that OBT is an efficient defect-oriented test solution, complementing the existing functional test techniques for mixed-signal circuits."

Oscillation-Based Test in Mixed-Signal Circuits (Hardcover, 2006 ed.): Gloria Huertas Sanchez, Diego Vazquez Garcia De La Vega,... Oscillation-Based Test in Mixed-Signal Circuits (Hardcover, 2006 ed.)
Gloria Huertas Sanchez, Diego Vazquez Garcia De La Vega, Adoracion Rueda Rueda, Jose Luis Huertas Diaz
R4,851 Discovery Miles 48 510 Ships in 10 - 15 working days

Oscillation-Based Test in Mixed-Signal Circuits presents the development and experimental validation of the structural test strategy called Oscillation-Based Test - OBT in short. The results here presented allow to assert, not only from a theoretical point of view, but also based on a wide experimental support, that OBT is an efficient defect-oriented test solution, complementing the existing functional test techniques for mixed-signal circuits.

Low-Voltage CMOS Log Companding Analog Design (Hardcover, 2003 ed.): Francisco Serra-Graells, Adoracion Rueda, Jose L. Huertas Low-Voltage CMOS Log Companding Analog Design (Hardcover, 2003 ed.)
Francisco Serra-Graells, Adoracion Rueda, Jose L. Huertas
R3,137 Discovery Miles 31 370 Ships in 10 - 15 working days

Low-Voltage CMOS Log Companding Analog Design presents in detail state-of-the-art analog circuit techniques for the very low-voltage and low-power design of systems-on-chip in CMOS technologies. The proposed strategy is mainly based on two bases: the Instantaneous Log Companding Theory, and the MOSFET operating in the subthreshold region. The former allows inner compression of the voltage dynamic-range for very low-voltage operation, while the latter is compatible with CMOS technologies and suitable for low-power circuits. The required background on the specific modeling of the MOS transistor for Companding is supplied at the beginning. Following this general approach, a complete set of CMOS basic building blocks is proposed and analyzed for a wide variety of analog signal processing. In particular, the covered areas include: amplification and AGC, arbitrary filtering, PTAT generation, and pulse duration modulation (PDM). For each topic, several case studies are considered to illustrate the design methodology. Also, integrated examples in 1.2um and 0.35um CMOS technologies are reported to verify the good agreement between design equations and experimental data. The resulting analog circuit topologies exhibit very low-voltage (i.e. 1V) and low-power (few tenths of uA) capabilities. Apart from these specific design examples, a real industrial application in the field of hearing aids is also presented as the main demonstrator of all the proposed basic building blocks. This system-on-chip exhibits true 1V operation, high flexibility through digital programmability and very low-power consumption (about 300uA including the Class-D amplifier). As a result, the reported ASIC can meet the specifications of a complete family of common hearing aid models. In conclusion, this book is addressed to both industry ASIC designers who can apply its contents to the synthesis of very low-power systems-on-chip in standard CMOS technologies, as well as to the teachers of modern circuit design in electronic engineering.

Free Delivery
Pinterest Twitter Facebook Google+
You may like...
Alva 5-Piece Roll-Up BBQ/ Braai Tool Set
R550 Discovery Miles 5 500
Bestway Floating Pool Thermometer
R59 R56 Discovery Miles 560
Casio LW-200-7AV Watch with 10-Year…
R999 R884 Discovery Miles 8 840
Kendall Office Chair (Green)
 (1)
R1,699 R1,346 Discovery Miles 13 460
Speak Now - Taylor's Version
Taylor Swift CD R382 Discovery Miles 3 820
Will Of The People
Muse CD R215 Discovery Miles 2 150
Nuovo All-In-One Car Seat (Black)
R3,599 R3,020 Discovery Miles 30 200
Loot
Nadine Gordimer Paperback  (2)
R398 R330 Discovery Miles 3 300
ZA Cute Butterfly Earrings and Necklace…
R712 R499 Discovery Miles 4 990
ZA Cute Puppy Love Paw Set (Necklace…
R712 R499 Discovery Miles 4 990

 

Partners