0
Your cart

Your cart is empty

Browse All Departments
  • All Departments
Price
  • R1,000 - R2,500 (1)
  • R2,500 - R5,000 (7)
  • R5,000 - R10,000 (2)
  • -
Status
Brand

Showing 1 - 10 of 10 matches in All Departments

Instruction Level Parallelism (Hardcover, 1st ed. 2016): Alex Aiken, Utpal Banerjee, Arun Kejariwal, Alexandru Nicolau Instruction Level Parallelism (Hardcover, 1st ed. 2016)
Alex Aiken, Utpal Banerjee, Arun Kejariwal, Alexandru Nicolau
R2,773 Discovery Miles 27 730 Ships in 12 - 17 working days

This book precisely formulates and simplifies the presentation of Instruction Level Parallelism (ILP) compilation techniques. It uniquely offers consistent and uniform descriptions of the code transformations involved. Due to the ubiquitous nature of ILP in virtually every processor built today, from general purpose CPUs to application-specific and embedded processors, this book is useful to the student, the practitioner and also the researcher of advanced compilation techniques. With an emphasis on fine-grain instruction level parallelism, this book will also prove interesting to researchers and students of parallelism at large, in as much as the techniques described yield insights that go beyond superscalar and VLIW (Very Long Instruction Word) machines compilation and are more widely applicable to optimizing compilers in general. ILP techniques have found wide and crucial application in Design Automation, where they have been used extensively in the optimization of performance as well as area and power minimization of computer designs.

Memory Issues in Embedded Systems-on-Chip - Optimizations and Exploration (Hardcover, 1999 ed.): Preeti Ranjan Panda, Nikil D.... Memory Issues in Embedded Systems-on-Chip - Optimizations and Exploration (Hardcover, 1999 ed.)
Preeti Ranjan Panda, Nikil D. Dutt, Alexandru Nicolau
R2,906 Discovery Miles 29 060 Ships in 10 - 15 working days

Memory Issues in Embedded Systems-On-Chip: Optimizations and Explorations is designed for different groups in the embedded systems-on-chip arena. First, it is designed for researchers and graduate students who wish to understand the research issues involved in memory system optimization and exploration for embedded systems-on-chip. Second, it is intended for designers of embedded systems who are migrating from a traditional micro-controllers centered, board-based design methodology to newer design methodologies using IP blocks for processor-core-based embedded systems-on-chip. Also, since Memory Issues in Embedded Systems-on-Chip: Optimization and Explorations illustrates a methodology for optimizing and exploring the memory configuration of embedded systems-on-chip, it is intended for managers and system designers who may be interested in the emerging capabilities of embedded systems-on-chip design methodologies for memory-intensive applications.

SPARK: A Parallelizing Approach to the High-Level Synthesis of Digital Circuits (Hardcover, 2004 ed.): Sumit Gupta, Rajesh... SPARK: A Parallelizing Approach to the High-Level Synthesis of Digital Circuits (Hardcover, 2004 ed.)
Sumit Gupta, Rajesh Gupta, Nikil D. Dutt, Alexandru Nicolau
R4,379 Discovery Miles 43 790 Ships in 10 - 15 working days

Rapid advances in microelectronic integration and the advent of Systems-on-Chip have fueled the need for high-level synthesis, i.e., an automated approach to the synthesis of hardware from behavioral descriptions.
SPARK: A Parallelizing Approach to the High - Level Synthesis of Digital Circuits presents a novel approach to the high-level synthesis of digital circuits -- that of parallelizing high-level synthesis (PHLS). This approach uses aggressive code parallelizing and code motion techniques to discover circuit optimization opportunities beyond what is possible with traditional high-level synthesis. This PHLS approach addresses the problems of the poor quality of synthesis results and the lack of controllability over the transformations applied during the high-level synthesis of system descriptions with complex control flows, that is, with nested conditionals and loops.
Also described are speculative code motion techniques and dynamic compiler transformations that optimize the circuit quality in terms of cycle time, circuit size and interconnect costs. We describe the SPARK parallelizing high-level synthesis framework in which we have implemented these techniques and demonstrate the utility of SPARK's PHLS approach using designs derived from multimedia and image processing applications. We also present a case study of an instruction length decoder derived from the Intel Pentium-class of microprocessors. This case study serves as an example of a typical microprocessor functional block with complex control flow and demonstrates how our techniques are useful for such designs.
SPARK: A Parallelizing Approach to the High - Level Synthesis of Digital Circuits is targeted mainlyto embedded system designers and researchers. This includes people working on design and design automation. The book is useful for researchers and design automation engineers who wish to understand how the main problems hindering the adoption of high-level synthesis among designers.

Memory Architecture Exploration for Programmable Embedded Systems (Hardcover, 2002 ed.): Peter Grun, Nikil D. Dutt, Alexandru... Memory Architecture Exploration for Programmable Embedded Systems (Hardcover, 2002 ed.)
Peter Grun, Nikil D. Dutt, Alexandru Nicolau
R2,872 Discovery Miles 28 720 Ships in 10 - 15 working days

Memory Architecture Exploration for Programmable Embedded Systems addresses efficient exploration of alternative memory architectures, assisted by a "compiler-in-the-loop" that allows effective matching of the target application to the processor-memory architecture. This new approach for memory architecture exploration replaces the traditional black-box view of the memory system and allows for aggressive co-optimization of the programmable processor together with a customized memory system.
The book concludes with a set of experiments demonstrating the utility of this exploration approach. The authors perform architecture and compiler exploration for a set of large, real-life benchmarks, uncovering promising memory configurations from different perspectives, such as cost, performance and power.

Parallel Language and Compiler Research in Japan (Hardcover, 1995 ed.): Lubomir Bic, Alexandru Nicolau, Mitsuhisa Sato Parallel Language and Compiler Research in Japan (Hardcover, 1995 ed.)
Lubomir Bic, Alexandru Nicolau, Mitsuhisa Sato
R5,739 Discovery Miles 57 390 Ships in 10 - 15 working days

Parallel Language and Compiler Research in Japan offers the international community an opportunity to learn in-depth about key Japanese research efforts in the particular software domains of parallel programming and parallelizing compilers. These are important topics that strongly bear on the effectiveness and affordability of high performance computing systems. The chapters of this book convey a comprehensive and current depiction of leading edge research efforts in Japan that focus on parallel software design, development, and optimization that could be obtained only through direct and personal interaction with the researchers themselves.

Instruction Level Parallelism (Paperback, Softcover reprint of the original 1st ed. 2016): Alex Aiken, Utpal Banerjee, Arun... Instruction Level Parallelism (Paperback, Softcover reprint of the original 1st ed. 2016)
Alex Aiken, Utpal Banerjee, Arun Kejariwal, Alexandru Nicolau
R2,461 Discovery Miles 24 610 Ships in 10 - 15 working days

This book precisely formulates and simplifies the presentation of Instruction Level Parallelism (ILP) compilation techniques. It uniquely offers consistent and uniform descriptions of the code transformations involved. Due to the ubiquitous nature of ILP in virtually every processor built today, from general purpose CPUs to application-specific and embedded processors, this book is useful to the student, the practitioner and also the researcher of advanced compilation techniques. With an emphasis on fine-grain instruction level parallelism, this book will also prove interesting to researchers and students of parallelism at large, in as much as the techniques described yield insights that go beyond superscalar and VLIW (Very Long Instruction Word) machines compilation and are more widely applicable to optimizing compilers in general. ILP techniques have found wide and crucial application in Design Automation, where they have been used extensively in the optimization of performance as well as area and power minimization of computer designs.

SPARK: A Parallelizing Approach to the High-Level Synthesis of Digital Circuits (Paperback, Softcover reprint of the original... SPARK: A Parallelizing Approach to the High-Level Synthesis of Digital Circuits (Paperback, Softcover reprint of the original 1st ed. 2004)
Sumit Gupta, Rajesh Gupta, Nikil D. Dutt, Alexandru Nicolau
R4,218 Discovery Miles 42 180 Ships in 10 - 15 working days

Rapid advances in microelectronic integration and the advent of Systems-on-Chip have fueled the need for high-level synthesis, i.e., an automated approach to the synthesis of hardware from behavioral descriptions.
SPARK: A Parallelizing Approach to the High - Level Synthesis of Digital Circuits presents a novel approach to the high-level synthesis of digital circuits -- that of parallelizing high-level synthesis (PHLS). This approach uses aggressive code parallelizing and code motion techniques to discover circuit optimization opportunities beyond what is possible with traditional high-level synthesis. This PHLS approach addresses the problems of the poor quality of synthesis results and the lack of controllability over the transformations applied during the high-level synthesis of system descriptions with complex control flows, that is, with nested conditionals and loops.
Also described are speculative code motion techniques and dynamic compiler transformations that optimize the circuit quality in terms of cycle time, circuit size and interconnect costs. We describe the SPARK parallelizing high-level synthesis framework in which we have implemented these techniques and demonstrate the utility of SPARK's PHLS approach using designs derived from multimedia and image processing applications. We also present a case study of an instruction length decoder derived from the Intel Pentium-class of microprocessors. This case study serves as an example of a typical microprocessor functional block with complex control flow and demonstrates how our techniques are useful for such designs.
SPARK: A Parallelizing Approach to the High - Level Synthesis of Digital Circuits is targeted mainly to embedded system designers and researchers. This includes people working on design and design automation. The book is useful for researchers and design automation engineers who wish to understand how the main problems hindering the adoption of high-level synthesis among designers.

Memory Issues in Embedded Systems-on-Chip - Optimizations and Exploration (Paperback, Softcover reprint of the original 1st ed.... Memory Issues in Embedded Systems-on-Chip - Optimizations and Exploration (Paperback, Softcover reprint of the original 1st ed. 1999)
Preeti Ranjan Panda, Nikil D. Dutt, Alexandru Nicolau
R2,765 Discovery Miles 27 650 Ships in 10 - 15 working days

Memory Issues in Embedded Systems-On-Chip: Optimizations and Explorations is designed for different groups in the embedded systems-on-chip arena. First, it is designed for researchers and graduate students who wish to understand the research issues involved in memory system optimization and exploration for embedded systems-on-chip. Second, it is intended for designers of embedded systems who are migrating from a traditional micro-controllers centered, board-based design methodology to newer design methodologies using IP blocks for processor-core-based embedded systems-on-chip. Also, since Memory Issues in Embedded Systems-on-Chip: Optimization and Explorations illustrates a methodology for optimizing and exploring the memory configuration of embedded systems-on-chip, it is intended for managers and system designers who may be interested in the emerging capabilities of embedded systems-on-chip design methodologies for memory-intensive applications.

Parallel Language and Compiler Research in Japan (Paperback, Softcover reprint of the original 1st ed. 1995): Lubomir Bic,... Parallel Language and Compiler Research in Japan (Paperback, Softcover reprint of the original 1st ed. 1995)
Lubomir Bic, Alexandru Nicolau, Mitsuhisa Sato
R5,498 Discovery Miles 54 980 Ships in 10 - 15 working days

Parallel Language and Compiler Research in Japan offers the international community an opportunity to learn in-depth about key Japanese research efforts in the particular software domains of parallel programming and parallelizing compilers. These are important topics that strongly bear on the effectiveness and affordability of high performance computing systems. The chapters of this book convey a comprehensive and current depiction of leading edge research efforts in Japan that focus on parallel software design, development, and optimization that could be obtained only through direct and personal interaction with the researchers themselves.

Memory Architecture Exploration for Programmable Embedded Systems (Paperback, Softcover reprint of the original 1st ed. 2003):... Memory Architecture Exploration for Programmable Embedded Systems (Paperback, Softcover reprint of the original 1st ed. 2003)
Peter Grun, Nikil D. Dutt, Alexandru Nicolau
R2,747 Discovery Miles 27 470 Ships in 10 - 15 working days

Memory Architecture Exploration for Programmable Embedded Systems addresses efficient exploration of alternative memory architectures, assisted by a "compiler-in-the-loop" that allows effective matching of the target application to the processor-memory architecture. This new approach for memory architecture exploration replaces the traditional black-box view of the memory system and allows for aggressive co-optimization of the programmable processor together with a customized memory system.
The book concludes with a set of experiments demonstrating the utility of this exploration approach. The authors perform architecture and compiler exploration for a set of large, real-life benchmarks, uncovering promising memory configurations from different perspectives, such as cost, performance and power.

Free Delivery
Pinterest Twitter Facebook Google+
You may like...
Blood Brothers - To Battleground…
Deon Lamprecht Paperback R290 R195 Discovery Miles 1 950
Bloedbroers - Na die slagveld van…
Deon Lamprecht Paperback R290 R195 Discovery Miles 1 950
Chris van Wyk: Irascible Genius - A…
Kevin van Wyk Paperback R360 R255 Discovery Miles 2 550
Herontdek Jou Selfvertroue - Sewe Stappe…
Rolene Strauss Paperback  (1)
R330 R284 Discovery Miles 2 840
The Asian Aspiration - Why And How…
Greg Mills, Olusegun Obasanjo, … Paperback R350 R273 Discovery Miles 2 730
Women In Solitary - Inside The Female…
Shanthini Naidoo Paperback  (1)
R355 R305 Discovery Miles 3 050
Jump - A Memoir
Lenerd Louw Paperback R248 Discovery Miles 2 480
Atmosfire
Jan Braai Hardcover R590 R425 Discovery Miles 4 250
Heart Of A Strong Woman - From Daveyton…
Xoliswa Nduneni-Ngema, Fred Khumalo Paperback R350 R301 Discovery Miles 3 010
A Crown That Lasts - You Are Not Your…
Demi-Leigh Tebow Paperback R320 R235 Discovery Miles 2 350

 

Partners