0
Your cart

Your cart is empty

Browse All Departments
  • All Departments
Price
  • R2,500 - R5,000 (2)
  • -
Status
Brand

Showing 1 - 2 of 2 matches in All Departments

Modeling of Electrical Overstress in Integrated Circuits (Paperback, Softcover reprint of the original 1st ed. 1995): Carlos H.... Modeling of Electrical Overstress in Integrated Circuits (Paperback, Softcover reprint of the original 1st ed. 1995)
Carlos H. Diaz, Sung-Mo Steve Kang, Charvaka Duvvury
R4,521 Discovery Miles 45 210 Ships in 10 - 15 working days

Electrical overstress (EOS) and Electrostatic discharge (ESD) pose one of the most dominant threats to integrated circuits (ICs). These reliability concerns are becoming more serious with the downward scaling of device feature sizes. Modeling of Electrical Overstress in Integrated Circuits presents a comprehensive analysis of EOS/ESD-related failures in I/O protection devices in integrated circuits. The design of I/O protection circuits has been done in a hit-or-miss way due to the lack of systematic analysis tools and concrete design guidelines. In general, the development of on-chip protection structures is a lengthy expensive iterative process that involves tester design, fabrication, testing and redesign. When the technology is changed, the same process has to be repeated almost entirely. This can be attributed to the lack of efficient CAD tools capable of simulating the device behavior up to the onset of failure which is a 3-D electrothermal problem. For these reasons, it is important to develop and use an adequate measure of the EOS robustness of integrated circuits in order to address the on-chip EOS protection issue. Fundamental understanding of the physical phenomena leading to device failures under ESD/EOS events is needed for the development of device models and CAD tools that can efficiently describe the device behavior up to the onset of thermal failure. Modeling of Electrical Overstress in Integrated Circuits is for VLSI designers and reliability engineers, particularly those who are working on the development of EOS/ESD analysis tools. CAD engineers working on development of circuit level and device level electrothermal simulators will also benefit from the material covered. This book will also be of interest to researchers and first and second year graduate students working in semiconductor devices and IC reliability fields.

Modeling of Electrical Overstress in Integrated Circuits (Hardcover, 1995 ed.): Carlos H. Diaz, Sung-Mo Steve Kang, Charvaka... Modeling of Electrical Overstress in Integrated Circuits (Hardcover, 1995 ed.)
Carlos H. Diaz, Sung-Mo Steve Kang, Charvaka Duvvury
R4,664 Discovery Miles 46 640 Ships in 10 - 15 working days

Electrical overstress (EOS) and Electrostatic discharge (ESD) pose one of the most dominant threats to integrated circuits (ICs). These reliability concerns are becoming more serious with the downward scaling of device feature sizes. Modeling of Electrical Overstress in Integrated Circuits presents a comprehensive analysis of EOS/ESD-related failures in I/O protection devices in integrated circuits. The design of I/O protection circuits has been done in a hit-or-miss way due to the lack of systematic analysis tools and concrete design guidelines. In general, the development of on-chip protection structures is a lengthy expensive iterative process that involves tester design, fabrication, testing and redesign. When the technology is changed, the same process has to be repeated almost entirely. This can be attributed to the lack of efficient CAD tools capable of simulating the device behavior up to the onset of failure which is a 3-D electrothermal problem. For these reasons, it is important to develop and use an adequate measure of the EOS robustness of integrated circuits in order to address the on-chip EOS protection issue. Fundamental understanding of the physical phenomena leading to device failures under ESD/EOS events is needed for the development of device models and CAD tools that can efficiently describe the device behavior up to the onset of thermal failure. Modeling of Electrical Overstress in Integrated Circuits is for VLSI designers and reliability engineers, particularly those who are working on the development of EOS/ESD analysis tools. CAD engineers working on development of circuit level and device level electrothermal simulators will also benefit from the material covered. This book will also be of interest to researchers and first and second year graduate students working in semiconductor devices and IC reliability fields.

Free Delivery
Pinterest Twitter Facebook Google+
You may like...
MOTOquip Funnel (White)
R17 Discovery Miles 170
Pet Mall Pet Bed Rectangle Fur 100cm X…
R2,950 Discovery Miles 29 500
Mellerware Swiss - Plastic Floor Fan…
 (1)
R348 Discovery Miles 3 480
Bostik Clear on Blister Card (25ml)
R38 Discovery Miles 380
Bostik Glu Dots - Removable (64 Dots)
 (3)
R55 Discovery Miles 550
Pure Pleasure Fullfit Extra Length…
R999 R899 Discovery Miles 8 990
Fine Living Regal Nesting Table (2…
R1,699 R599 Discovery Miles 5 990
Blazing A Trail - Lessons For African…
Lincoln Mali Paperback R369 R317 Discovery Miles 3 170
Wagworld Pet Blankie (Blue) - X Large…
R309 R153 Discovery Miles 1 530
Baby Einstein Sticky Spinner
R150 R119 Discovery Miles 1 190

 

Partners