0
Your cart

Your cart is empty

Browse All Departments
  • All Departments
Price
  • R2,500 - R5,000 (2)
  • -
Status
Brand

Showing 1 - 2 of 2 matches in All Departments

Modeling of Electrical Overstress in Integrated Circuits (Hardcover, 1995 ed.): Carlos H. Diaz, Sung-Mo Steve Kang, Charvaka... Modeling of Electrical Overstress in Integrated Circuits (Hardcover, 1995 ed.)
Carlos H. Diaz, Sung-Mo Steve Kang, Charvaka Duvvury
R4,505 Discovery Miles 45 050 Ships in 12 - 17 working days

Electrical overstress (EOS) and Electrostatic discharge (ESD) pose one of the most dominant threats to integrated circuits (ICs). These reliability concerns are becoming more serious with the downward scaling of device feature sizes. Modeling of Electrical Overstress in Integrated Circuits presents a comprehensive analysis of EOS/ESD-related failures in I/O protection devices in integrated circuits. The design of I/O protection circuits has been done in a hit-or-miss way due to the lack of systematic analysis tools and concrete design guidelines. In general, the development of on-chip protection structures is a lengthy expensive iterative process that involves tester design, fabrication, testing and redesign. When the technology is changed, the same process has to be repeated almost entirely. This can be attributed to the lack of efficient CAD tools capable of simulating the device behavior up to the onset of failure which is a 3-D electrothermal problem. For these reasons, it is important to develop and use an adequate measure of the EOS robustness of integrated circuits in order to address the on-chip EOS protection issue. Fundamental understanding of the physical phenomena leading to device failures under ESD/EOS events is needed for the development of device models and CAD tools that can efficiently describe the device behavior up to the onset of thermal failure. Modeling of Electrical Overstress in Integrated Circuits is for VLSI designers and reliability engineers, particularly those who are working on the development of EOS/ESD analysis tools. CAD engineers working on development of circuit level and device level electrothermal simulators will also benefit from the material covered. This book will also be of interest to researchers and first and second year graduate students working in semiconductor devices and IC reliability fields.

Modeling of Electrical Overstress in Integrated Circuits (Paperback, Softcover reprint of the original 1st ed. 1995): Carlos H.... Modeling of Electrical Overstress in Integrated Circuits (Paperback, Softcover reprint of the original 1st ed. 1995)
Carlos H. Diaz, Sung-Mo Steve Kang, Charvaka Duvvury
R4,406 Discovery Miles 44 060 Ships in 10 - 15 working days

Electrical overstress (EOS) and Electrostatic discharge (ESD) pose one of the most dominant threats to integrated circuits (ICs). These reliability concerns are becoming more serious with the downward scaling of device feature sizes. Modeling of Electrical Overstress in Integrated Circuits presents a comprehensive analysis of EOS/ESD-related failures in I/O protection devices in integrated circuits. The design of I/O protection circuits has been done in a hit-or-miss way due to the lack of systematic analysis tools and concrete design guidelines. In general, the development of on-chip protection structures is a lengthy expensive iterative process that involves tester design, fabrication, testing and redesign. When the technology is changed, the same process has to be repeated almost entirely. This can be attributed to the lack of efficient CAD tools capable of simulating the device behavior up to the onset of failure which is a 3-D electrothermal problem. For these reasons, it is important to develop and use an adequate measure of the EOS robustness of integrated circuits in order to address the on-chip EOS protection issue. Fundamental understanding of the physical phenomena leading to device failures under ESD/EOS events is needed for the development of device models and CAD tools that can efficiently describe the device behavior up to the onset of thermal failure. Modeling of Electrical Overstress in Integrated Circuits is for VLSI designers and reliability engineers, particularly those who are working on the development of EOS/ESD analysis tools. CAD engineers working on development of circuit level and device level electrothermal simulators will also benefit from the material covered. This book will also be of interest to researchers and first and second year graduate students working in semiconductor devices and IC reliability fields.

Free Delivery
Pinterest Twitter Facebook Google+
You may like...
Loot
Nadine Gordimer Paperback  (2)
R205 R168 Discovery Miles 1 680
Vital BabyŽ NOURISH™ Power™ Suction Bowl…
R159 Discovery Miles 1 590
Galt Nail Designer Kit
R699 R399 Discovery Miles 3 990
Baby Dove Shampoo Rich Moisture 200ml
R50 Discovery Miles 500
Seagull Metal Gym Rings
R159 Discovery Miles 1 590
Russell Hobbs Toaster (4 Slice) (Matt…
R1,167 Discovery Miles 11 670
Garmin Forerunner 55 Smartwatch (Aqua)
 (3)
R4,699 R4,299 Discovery Miles 42 990
Avengers: 4-Movie Collection - The…
Robert Downey Jr., Chris Evans, … Blu-ray disc R589 Discovery Miles 5 890
Bantex B9343 Large Office Stapler (Full…
R150 Discovery Miles 1 500
Finally Enough Love - #1's Remixed
Madonna CD  (2)
R403 Discovery Miles 4 030

 

Partners