0
Your cart

Your cart is empty

Browse All Departments
  • All Departments
Price
Status
Brand

Showing 1 - 5 of 5 matches in All Departments

Networks on Chips - Technology and Tools (Hardcover): Giovanni De Micheli Networks on Chips - Technology and Tools (Hardcover)
Giovanni De Micheli; Edited by Luca Benini; Contributions by Davide Bertozzi, Israel Cidon, Kees Goossens, …
R1,776 Discovery Miles 17 760 Ships in 10 - 15 working days

The design of today's semiconductor chips for various applications, such as telecommunications, poses various challenges due to the complexity of these systems. These highly complex systems-on-chips demand new approaches to connect and manage the communication between on-chip processing and storage components and networks on chips (NoCs) provide a powerful solution.
This book is the first to provide a unified overview of NoC technology. It includes in-depth analysis of all the on-chip communication challenges, from physical wiring implementation up to software architecture, and a complete classification of their various Network-on-Chip approaches and solutions.
* Leading-edge research from world-renowned experts in academia and industry with state-of-the-art technology implementations/trends
* An integrated presentation not currently available in any other book
* A thorough introduction to current design methodologies and chips designed with NoCs

Low-Power Electronics Design (Hardcover, New): Christian Piguet Low-Power Electronics Design (Hardcover, New)
Christian Piguet; Series edited by Vojin G. Oklobdzija; Contributions by Vivek De, Ingrid Verbauwhede, Miguel Miranda, …
R6,529 Discovery Miles 65 290 Ships in 10 - 15 working days

The power consumption of integrated circuits is one of the most problematic considerations affecting the design of high-performance chips and portable devices. The study of power-saving design methodologies now must also include subjects such as systems on chips, embedded software, and the future of microelectronics. Low-Power Electronics Design covers all major aspects of low-power design of ICs in deep submicron technologies and addresses emerging topics related to future design. This volume explores, in individual chapters written by expert authors, the many low-power techniques born during the past decade. It also discusses the many different domains and disciplines that impact power consumption, including processors, complex circuits, software, CAD tools, and energy sources and management. The authors delve into what many specialists predict about the future by presenting techniques that are promising but are not yet reality. They investigate nanotechnologies, optical circuits, ad hoc networks, e-textiles, as well as human powered sources of energy. Low-Power Electronics Design delivers a complete picture of today's methods for reducing power, and also illustrates the advances in chip design that may be commonplace 10 or 15 years from now.

Designing Network On-Chip Architectures in the Nanoscale Era (Paperback): Jose Flich, Davide Bertozzi Designing Network On-Chip Architectures in the Nanoscale Era (Paperback)
Jose Flich, Davide Bertozzi
R2,018 Discovery Miles 20 180 Ships in 10 - 15 working days

Going beyond isolated research ideas and design experiences, Designing Network On-Chip Architectures in the Nanoscale Era covers the foundations and design methods of network on-chip (NoC) technology. The contributors draw on their own lessons learned to provide strong practical guidance on various design issues. Exploring the design process of the network, the first part of the book focuses on basic aspects of switch architecture and design, topology selection, and routing implementation. In the second part, contributors discuss their experiences in the industry, offering a roadmap to recent products. They describe Tilera's TILE family of multicore processors, novel Intel products and research prototypes, and the TRIPS operand network (OPN). The last part reveals state-of-the-art solutions to hardware-related issues and explains how to efficiently implement the programming model at the network interface. In the appendix, the microarchitectural details of two switch architectures targeting multiprocessor system-on-chips (MPSoCs) and chip multiprocessors (CMPs) can be used as an experimental platform for running tests. A stepping stone to the evolution of future chip architectures, this volume provides a how-to guide for designers of current NoCs as well as designers involved with 2015 computing platforms. It cohesively brings together fundamental design issues, alternative design paradigms and techniques, and the main design tradeoffs-consistently focusing on topics most pertinent to real-world NoC designers.

Designing Network On-Chip Architectures in the Nanoscale Era (Hardcover): Jose Flich, Davide Bertozzi Designing Network On-Chip Architectures in the Nanoscale Era (Hardcover)
Jose Flich, Davide Bertozzi
R4,222 Discovery Miles 42 220 Ships in 10 - 15 working days

Going beyond isolated research ideas and design experiences, Designing Network On-Chip Architectures in the Nanoscale Era covers the foundations and design methods of network on-chip (NoC) technology. The contributors draw on their own lessons learned to provide strong practical guidance on various design issues. Exploring the design process of the network, the first part of the book focuses on basic aspects of switch architecture and design, topology selection, and routing implementation. In the second part, contributors discuss their experiences in the industry, offering a roadmap to recent products. They describe Tilera's TILE family of multicore processors, novel Intel products and research prototypes, and the TRIPS operand network (OPN). The last part reveals state-of-the-art solutions to hardware-related issues and explains how to efficiently implement the programming model at the network interface. In the appendix, the microarchitectural details of two switch architectures targeting multiprocessor system-on-chips (MPSoCs) and chip multiprocessors (CMPs) can be used as an experimental platform for running tests. A stepping stone to the evolution of future chip architectures, this volume provides a how-to guide for designers of current NoCs as well as designers involved with 2015 computing platforms. It cohesively brings together fundamental design issues, alternative design paradigms and techniques, and the main design tradeoffs-consistently focusing on topics most pertinent to real-world NoC designers.

Un Mondo Nuovo (Italian, Paperback): Maurizio David Bertozzi Un Mondo Nuovo (Italian, Paperback)
Maurizio David Bertozzi
R295 Discovery Miles 2 950 Ships in 10 - 15 working days
Free Delivery
Pinterest Twitter Facebook Google+
You may like...
Raphael Kolinsky Red Sable Brush Series…
R5,327 R4,121 Discovery Miles 41 210
Learn To Read With Phonics Book 1
Sally Jones Paperback R433 R402 Discovery Miles 4 020
Behind Prison Walls - Unlocking a Safer…
Edwin Cameron, Rebecca Gore, … Paperback R350 R310 Discovery Miles 3 100
An educator's guide to effective…
S.A. Coetzee, E.J. van Niekerk Paperback R649 Discovery Miles 6 490
Pro Arte Kolinsky Sable Watercolour…
R8,609 R6,611 Discovery Miles 66 110
Reading Planet - My Little Sister…
Anne Glennie Paperback R186 Discovery Miles 1 860
Self-Helpless - A Cynic's Search for…
Rebecca Davis Paperback  (4)
R290 R263 Discovery Miles 2 630
Human Rights and International Political…
William Meyer Hardcover R2,785 Discovery Miles 27 850
Cook, Eat, Repeat - Ingredients, Recipes…
Nigella Lawson Hardcover R835 R722 Discovery Miles 7 220
The Politics of International…
Eric A. Belgrad, Nitza Nachmias Hardcover R2,794 Discovery Miles 27 940

 

Partners