0
Your cart

Your cart is empty

Browse All Departments
  • All Departments
Price
  • R2,500 - R5,000 (2)
  • -
Status
Brand

Showing 1 - 2 of 2 matches in All Departments

Hardware Architectures for Post-Quantum Digital Signature Schemes (Hardcover, 1st ed. 2021): Deepraj Soni, Kanad Basu, Mohammed... Hardware Architectures for Post-Quantum Digital Signature Schemes (Hardcover, 1st ed. 2021)
Deepraj Soni, Kanad Basu, Mohammed Nabeel, Najwa Aaraj, Marc Manzano, …
R2,880 Discovery Miles 28 800 Ships in 18 - 22 working days

This book explores C-based design, implementation, and analysis of post-quantum cryptography (PQC) algorithms for signature generation and verification. The authors investigate NIST round 2 PQC algorithms for signature generation and signature verification from a hardware implementation perspective, especially focusing on C-based design, power-performance-area-security (PPAS) trade-offs and design flows targeting FPGAs and ASICs. Describes a comprehensive set of synthesizable c code base as well as the hardware implementations for the different types of PQC algorithms including lattice-based, code-based, and multivariate-based; Demonstrates the hardware (FPGA and ASIC) and hardware-software optimizations and trade-offs of the NIST round 2 signature-based PQC algorithms; Enables designers to build hardware implementations that are resilient to a variety of side-channels.

Hardware Architectures for Post-Quantum Digital Signature Schemes (Paperback, 1st ed. 2021): Deepraj Soni, Kanad Basu, Mohammed... Hardware Architectures for Post-Quantum Digital Signature Schemes (Paperback, 1st ed. 2021)
Deepraj Soni, Kanad Basu, Mohammed Nabeel, Najwa Aaraj, Marc Manzano, …
R2,852 Discovery Miles 28 520 Ships in 18 - 22 working days

This book explores C-based design, implementation, and analysis of post-quantum cryptography (PQC) algorithms for signature generation and verification. The authors investigate NIST round 2 PQC algorithms for signature generation and signature verification from a hardware implementation perspective, especially focusing on C-based design, power-performance-area-security (PPAS) trade-offs and design flows targeting FPGAs and ASICs. Describes a comprehensive set of synthesizable c code base as well as the hardware implementations for the different types of PQC algorithms including lattice-based, code-based, and multivariate-based; Demonstrates the hardware (FPGA and ASIC) and hardware-software optimizations and trade-offs of the NIST round 2 signature-based PQC algorithms; Enables designers to build hardware implementations that are resilient to a variety of side-channels.

Free Delivery
Pinterest Twitter Facebook Google+
You may like...
The Public
Alec Baldwin, Emilio Estevez, … DVD R216 Discovery Miles 2 160
Loot
Nadine Gordimer Paperback  (2)
R367 R340 Discovery Miles 3 400
Sony PlayStation 5 DualSense Wireless…
R1,654 Discovery Miles 16 540
Croxley Stapler, Puncher & Stapler…
R104 Discovery Miles 1 040
Loot
Nadine Gordimer Paperback  (2)
R367 R340 Discovery Miles 3 400
ZA Cute Puppy Love Paw Set (Necklace…
R712 R499 Discovery Miles 4 990
All Dhal'd Up - Every Day, Indian-ish…
Kamini Pather Hardcover R420 R325 Discovery Miles 3 250
Goldair GBF-809 Rechargeable Box Fan…
R493 Discovery Miles 4 930
Home Classix Trusty Traveller Mug…
R99 R69 Discovery Miles 690
Sophia Camp Cot
R1,099 R999 Discovery Miles 9 990

 

Partners