0
Your cart

Your cart is empty

Browse All Departments
  • All Departments
Price
  • R2,500 - R5,000 (2)
  • -
Status
Brand

Showing 1 - 2 of 2 matches in All Departments

Low-Voltage CMOS Log Companding Analog Design (Hardcover, 2003 ed.): Francisco Serra-Graells, Adoracion Rueda, Jose L. Huertas Low-Voltage CMOS Log Companding Analog Design (Hardcover, 2003 ed.)
Francisco Serra-Graells, Adoracion Rueda, Jose L. Huertas
R2,996 Discovery Miles 29 960 Ships in 10 - 15 working days

Low-Voltage CMOS Log Companding Analog Design presents in detail state-of-the-art analog circuit techniques for the very low-voltage and low-power design of systems-on-chip in CMOS technologies. The proposed strategy is mainly based on two bases: the Instantaneous Log Companding Theory, and the MOSFET operating in the subthreshold region. The former allows inner compression of the voltage dynamic-range for very low-voltage operation, while the latter is compatible with CMOS technologies and suitable for low-power circuits. The required background on the specific modeling of the MOS transistor for Companding is supplied at the beginning. Following this general approach, a complete set of CMOS basic building blocks is proposed and analyzed for a wide variety of analog signal processing. In particular, the covered areas include: amplification and AGC, arbitrary filtering, PTAT generation, and pulse duration modulation (PDM). For each topic, several case studies are considered to illustrate the design methodology. Also, integrated examples in 1.2um and 0.35um CMOS technologies are reported to verify the good agreement between design equations and experimental data. The resulting analog circuit topologies exhibit very low-voltage (i.e. 1V) and low-power (few tenths of uA) capabilities. Apart from these specific design examples, a real industrial application in the field of hearing aids is also presented as the main demonstrator of all the proposed basic building blocks. This system-on-chip exhibits true 1V operation, high flexibility through digital programmability and very low-power consumption (about 300uA including the Class-D amplifier). As a result, the reported ASIC can meet the specifications of a complete family of common hearing aid models. In conclusion, this book is addressed to both industry ASIC designers who can apply its contents to the synthesis of very low-power systems-on-chip in standard CMOS technologies, as well as to the teachers of modern circuit design in electronic engineering.

Low-Voltage CMOS Log Companding Analog Design (Paperback, Softcover reprint of the original 1st ed. 2003): Francisco... Low-Voltage CMOS Log Companding Analog Design (Paperback, Softcover reprint of the original 1st ed. 2003)
Francisco Serra-Graells, Adoracion Rueda, Jose L. Huertas
R2,851 Discovery Miles 28 510 Ships in 10 - 15 working days

Low-Voltage CMOS Log Companding Analog Design presents in detail state-of-the-art analog circuit techniques for the very low-voltage and low-power design of systems-on-chip in CMOS technologies. The proposed strategy is mainly based on two bases: the Instantaneous Log Companding Theory, and the MOSFET operating in the subthreshold region. The former allows inner compression of the voltage dynamic-range for very low-voltage operation, while the latter is compatible with CMOS technologies and suitable for low-power circuits. The required background on the specific modeling of the MOS transistor for Companding is supplied at the beginning. Following this general approach, a complete set of CMOS basic building blocks is proposed and analyzed for a wide variety of analog signal processing. In particular, the covered areas include: amplification and AGC, arbitrary filtering, PTAT generation, and pulse duration modulation (PDM). For each topic, several case studies are considered to illustrate the design methodology. Also, integrated examples in 1.2um and 0.35um CMOS technologies are reported to verify the good agreement between design equations and experimental data. The resulting analog circuit topologies exhibit very low-voltage (i.e. 1V) and low-power (few tenths of uA) capabilities. Apart from these specific design examples, a real industrial application in the field of hearing aids is also presented as the main demonstrator of all the proposed basic building blocks. This system-on-chip exhibits true 1V operation, high flexibility through digital programmability and very low-power consumption (about 300uA including the Class-D amplifier). As a result, the reported ASIC can meet the specifications of a complete family of common hearing aid models. In conclusion, this book is addressed to both industry ASIC designers who can apply its contents to the synthesis of very low-power systems-on-chip in standard CMOS technologies, as well as to the teachers of modern circuit design in electronic engineering.

Free Delivery
Pinterest Twitter Facebook Google+
You may like...
West of Scotland Sailing Map - A…
Mike McDonald Sheet map, folded R320 Discovery Miles 3 200
A History Of South Africa - From The…
Fransjohan Pretorius Paperback R435 Discovery Miles 4 350
Into the Southern Ocean: The Perilous…
Paperback R639 Discovery Miles 6 390
The Lost Prince Of The ANC - The Life…
Mandla J. Radebe Paperback R340 R314 Discovery Miles 3 140
Gender and Voice in the French Novel…
Aurora Wolfgang Paperback R1,587 Discovery Miles 15 870
Chase Something Worth the Kill (Redux)
Ryan Morrow Hardcover R459 Discovery Miles 4 590
Our Long Walk To Economic Freedom - Why…
Johan Fourie Paperback R380 R356 Discovery Miles 3 560
Super Thinking - Upgrade Your Reasoning…
Gabriel Weinberg, Lauren McCann Paperback  (1)
R523 R477 Discovery Miles 4 770
The Wayward Man
St. John G. Ervine Paperback R365 Discovery Miles 3 650
RYA Day Skipper Handbook - Sail
Sara Hopkinson Paperback R640 Discovery Miles 6 400

 

Partners