0
Your cart

Your cart is empty

Browse All Departments
  • All Departments
Price
  • R2,500 - R5,000 (2)
  • -
Status
Brand

Showing 1 - 2 of 2 matches in All Departments

On Optimal Interconnections for VLSI (Paperback, Softcover reprint of the original 1st ed. 1995): Andrew B. Kahng, Gabriel... On Optimal Interconnections for VLSI (Paperback, Softcover reprint of the original 1st ed. 1995)
Andrew B. Kahng, Gabriel Robins
R4,489 Discovery Miles 44 890 Ships in 10 - 15 working days

On Optimal Interconnections for VLSI describes, from a geometric perspective, algorithms for high-performance, high-density interconnections during the global and detailed routing phases of circuit layout. First, the book addresses area minimization, with a focus on near-optimal approximation algorithms for minimum-cost Steiner routing. In addition to practical implementations of recent methods, the implications of recent results on spanning tree degree bounds and the method of Zelikovsky are discussed. Second, the book addresses delay minimization, starting with a discussion of accurate, yet algorithmically tractable, delay models. Recent minimum-delay constructions are highlighted, including provably good cost-radius tradeoffs, critical-sink routing algorithms, Elmore delay-optimal routing, graph Steiner arborescences, non-tree routing, and wiresizing. Third, the book addresses skew minimization for clock routing and prescribed-delay routing formulations. The discussion starts with early matching-based constructions and goes on to treat zero-skew routing with provably minimum wirelength, as well as planar clock routing. Finally, the book concludes with a discussion of multiple (competing) objectives, i.e., how to optimize area, delay, skew, and other objectives simultaneously. These techniques are useful when the routing instance has heterogeneous resources or is highly congested, as in FPGA routing, multi-chip packaging, and very dense layouts. Throughout the book, the emphasis is on practical algorithms and a complete self-contained development. On Optimal Interconnections for VLSI will be of use to both circuit designers (CAD tool users) as well as researchers and developers in the area of performance-driven physical design.

On Optimal Interconnections for VLSI (Hardcover, 1995 ed.): Andrew B. Kahng, Gabriel Robins On Optimal Interconnections for VLSI (Hardcover, 1995 ed.)
Andrew B. Kahng, Gabriel Robins
R4,673 Discovery Miles 46 730 Ships in 10 - 15 working days

On Optimal Interconnections for VLSI describes, from a geometric perspective, algorithms for high-performance, high-density interconnections during the global and detailed routing phases of circuit layout. First, the book addresses area minimization, with a focus on near-optimal approximation algorithms for minimum-cost Steiner routing. In addition to practical implementations of recent methods, the implications of recent results on spanning tree degree bounds and the method of Zelikovsky are discussed. Second, the book addresses delay minimization, starting with a discussion of accurate, yet algorithmically tractable, delay models. Recent minimum-delay constructions are highlighted, including provably good cost-radius tradeoffs, critical-sink routing algorithms, Elmore delay-optimal routing, graph Steiner arborescences, non-tree routing, and wiresizing. Third, the book addresses skew minimization for clock routing and prescribed-delay routing formulations. The discussion starts with early matching-based constructions and goes on to treat zero-skew routing with provably minimum wirelength, as well as planar clock routing. Finally, the book concludes with a discussion of multiple (competing) objectives, i.e., how to optimize area, delay, skew, and other objectives simultaneously. These techniques are useful when the routing instance has heterogeneous resources or is highly congested, as in FPGA routing, multi-chip packaging, and very dense layouts. Throughout the book, the emphasis is on practical algorithms and a complete self-contained development. On Optimal Interconnections for VLSI will be of use to both circuit designers (CAD tool users) as well as researchers and developers in the area of performance-driven physical design.

Free Delivery
Pinterest Twitter Facebook Google+
You may like...
Docking Edition Multi-Functional…
R1,099 R799 Discovery Miles 7 990
Mission Of Malice - My Exodus From…
Erika Bornman Paperback  (8)
R260 R224 Discovery Miles 2 240
Bestway Designer Swim Ring (Multicolour…
R40 R23 Discovery Miles 230
Casio LW-200-7AV Watch with 10-Year…
R999 R884 Discovery Miles 8 840
Aerolatte Cappuccino Art Stencils (Set…
R110 R95 Discovery Miles 950
Bostik Clear Gel in Box (25ml)
R29 Discovery Miles 290
Ab Wheel
R209 R149 Discovery Miles 1 490
Shield Anti Freeze/Summer Cooolant 96…
R86 Discovery Miles 860
Shield Fresh 24 Mist Spray (Vanilla…
R19 Discovery Miles 190
Bostik Easy Tear Tape (12mm x 33m)
R14 Discovery Miles 140

 

Partners