0
Your cart

Your cart is empty

Browse All Departments
  • All Departments
Price
  • R2,500 - R5,000 (2)
  • -
Status
Brand

Showing 1 - 2 of 2 matches in All Departments

Hardware Architectures for Post-Quantum Digital Signature Schemes (Hardcover, 1st ed. 2021): Deepraj Soni, Kanad Basu, Mohammed... Hardware Architectures for Post-Quantum Digital Signature Schemes (Hardcover, 1st ed. 2021)
Deepraj Soni, Kanad Basu, Mohammed Nabeel, Najwa Aaraj, Marc Manzano, …
R3,050 Discovery Miles 30 500 Ships in 12 - 17 working days

This book explores C-based design, implementation, and analysis of post-quantum cryptography (PQC) algorithms for signature generation and verification. The authors investigate NIST round 2 PQC algorithms for signature generation and signature verification from a hardware implementation perspective, especially focusing on C-based design, power-performance-area-security (PPAS) trade-offs and design flows targeting FPGAs and ASICs. Describes a comprehensive set of synthesizable c code base as well as the hardware implementations for the different types of PQC algorithms including lattice-based, code-based, and multivariate-based; Demonstrates the hardware (FPGA and ASIC) and hardware-software optimizations and trade-offs of the NIST round 2 signature-based PQC algorithms; Enables designers to build hardware implementations that are resilient to a variety of side-channels.

Hardware Architectures for Post-Quantum Digital Signature Schemes (Paperback, 1st ed. 2021): Deepraj Soni, Kanad Basu, Mohammed... Hardware Architectures for Post-Quantum Digital Signature Schemes (Paperback, 1st ed. 2021)
Deepraj Soni, Kanad Basu, Mohammed Nabeel, Najwa Aaraj, Marc Manzano, …
R3,076 Discovery Miles 30 760 Ships in 10 - 15 working days

This book explores C-based design, implementation, and analysis of post-quantum cryptography (PQC) algorithms for signature generation and verification. The authors investigate NIST round 2 PQC algorithms for signature generation and signature verification from a hardware implementation perspective, especially focusing on C-based design, power-performance-area-security (PPAS) trade-offs and design flows targeting FPGAs and ASICs. Describes a comprehensive set of synthesizable c code base as well as the hardware implementations for the different types of PQC algorithms including lattice-based, code-based, and multivariate-based; Demonstrates the hardware (FPGA and ASIC) and hardware-software optimizations and trade-offs of the NIST round 2 signature-based PQC algorithms; Enables designers to build hardware implementations that are resilient to a variety of side-channels.

Free Delivery
Pinterest Twitter Facebook Google+
You may like...
FS A4 F&M 72Pg Jotter (Single) - Feint…
R12 R7 Discovery Miles 70
Versace Blue Jeans Eau De Toilette Spray…
R1,358 R682 Discovery Miles 6 820
The Garden Within - Where the War with…
Anita Phillips Paperback R329 R271 Discovery Miles 2 710
Air Fryer - Herman's Top 100 Recipes
Herman Lensing Paperback R350 R280 Discovery Miles 2 800
Dala Craft Pom Poms - Assorted Colours…
R34 Discovery Miles 340
Scottish Dances Vol 8
Anderson, David, 4, Scd Band CD R458 Discovery Miles 4 580
Persona 5: Tactica
R315 Discovery Miles 3 150
Seagull Clear Storage Box (29lt)
R250 R133 Discovery Miles 1 330
Loot
Nadine Gordimer Paperback  (2)
R205 R164 Discovery Miles 1 640
Loot
Nadine Gordimer Paperback  (2)
R205 R164 Discovery Miles 1 640

 

Partners