0
Your cart

Your cart is empty

Browse All Departments
  • All Departments
Price
  • R2,500 - R5,000 (2)
  • -
Status
Brand

Showing 1 - 2 of 2 matches in All Departments

Verification by Error Modeling - Using Testing Techniques in Hardware Verification (Hardcover, 2003 ed.): Katarzyna Radecka,... Verification by Error Modeling - Using Testing Techniques in Hardware Verification (Hardcover, 2003 ed.)
Katarzyna Radecka, Zeljko Zilic
R3,225 Discovery Miles 32 250 Ships in 12 - 17 working days

Verification presents the most time-consuming task in the integrated circuit design process. The increasing similarity between implementation verification and the ever-needed task of providing vectors for manufacturing fault testing is tempting many professionals to combine verification and testing efforts.
This book presents the basis for reusing the test vector generation and simulation for the purpose of implementation verification, to result in a significant timesaving. The book brings the results in the direction of merging manufacturing test vector generation and verification. It first discusses error fault models suitable for approaching the verification by testing methods. Then, it elaborates a proposal for an implicit fault model that uses the Arithmetic Transform representation of a circuit and the faults. Presented is the fundamental link between the error size and the test vector size, which allows parametrizable verification by test vectors. Furthermore, the test vector set is sufficient not only for detecting, but also for diagnosing and correcting the design errors.
The practical use of any such simulation-based verification scheme can be seriously impaired by redundant faults, that otherwise require exhaustive simulations. The redundant fault identification methods are presented that are well suited for the type of faults considered. Finally, the same representation can be used to augment and expand the formal verification schemes that are to be used in conjunction with the simulation-based verification.
The primary audience for Verification by Error Modeling includes researchers in verification and testing, managers in charge of verification of test andpracticing engineers. Due to its comprehensive coverage of background topics, the book can also be used for teaching courses on verification and test topics.

Verification by Error Modeling - Using Testing Techniques in Hardware Verification (Paperback, Softcover reprint of the... Verification by Error Modeling - Using Testing Techniques in Hardware Verification (Paperback, Softcover reprint of the original 1st ed. 2003)
Katarzyna Radecka, Zeljko Zilic
R2,833 Discovery Miles 28 330 Out of stock

Verification presents the most time-consuming task in the integrated circuit design process. The increasing similarity between implementation verification and the ever-needed task of providing vectors for manufacturing fault testing is tempting many professionals to combine verification and testing efforts.
This book presents the basis for reusing the test vector generation and simulation for the purpose of implementation verification, to result in a significant timesaving. The book brings the results in the direction of merging manufacturing test vector generation and verification. It first discusses error fault models suitable for approaching the verification by testing methods. Then, it elaborates a proposal for an implicit fault model that uses the Arithmetic Transform representation of a circuit and the faults. Presented is the fundamental link between the error size and the test vector size, which allows parametrizable verification by test vectors. Furthermore, the test vector set is sufficient not only for detecting, but also for diagnosing and correcting the design errors.
The practical use of any such simulation-based verification scheme can be seriously impaired by redundant faults, that otherwise require exhaustive simulations. The redundant fault identification methods are presented that are well suited for the type of faults considered. Finally, the same representation can be used to augment and expand the formal verification schemes that are to be used in conjunction with the simulation-based verification.
The primary audience for Verification by Error Modeling includes researchers in verification and testing, managers in charge of verification of test and practicing engineers. Due to its comprehensive coverage of background topics, the book can also be used for teaching courses on verification and test topics.

Free Delivery
Pinterest Twitter Facebook Google+
You may like...
Trigonometric Functions And Complex…
Desheng Yang Paperback R1,066 Discovery Miles 10 660
Trigonometry - Pearson New International…
Mark Dugopolski Paperback R2,219 Discovery Miles 22 190
Mastering Essential Math Skills…
Kingschool Edition Paperback R281 Discovery Miles 2 810
The normal elementary geometry…
Edward Brooks Paperback R514 Discovery Miles 5 140
The Doctrine of Triangles - A History of…
Glen Van Brummelen Hardcover R911 Discovery Miles 9 110
Final Exam Review - Intermediate…
A. a. Frempong Paperback R863 Discovery Miles 8 630
How to Fall Slower Than Gravity - And…
Paul J. Nahin Paperback R457 Discovery Miles 4 570
Trigonometry
J.R. Durbin Paperback R6,447 Discovery Miles 64 470
College Algebra and Trigonometry
Richard N Aufmann, Vernon C Barker, … Hardcover R2,836 R2,469 Discovery Miles 24 690
Final Exam Review - Elementary Algebra
A. a. Frempong Paperback R899 Discovery Miles 8 990

 

Partners