|
Showing 1 - 7 of
7 matches in All Departments
This book presents MOSFET-based current mode logic (CML)
topologies, which increase the speed, and lower the transistor
count, supply voltage and power consumption. The improved
topologies modify the conventional PDN, load, and the current
source sections of the basic CML gates. Electronic system
implementation involves embedding digital and analog circuits on a
single die shifting towards mixed-mode circuit design. The
high-resolution, low-power and low-voltage analog circuits are
combined with high-frequency complex digital circuits, and the
conventional static CMOS logic generates large current spikes
during the switching (also referred to as digital switching noise),
which degrade the resolution of the sensitive analog circuits via
supply line and substrate coupling. This problem is exacerbated
further with scaling down of CMOS technology due to higher
integration levels and operating frequencies. In the literature,
several methods are described to reduce the propagation of the
digital switching noise. However, in high-resolution applications,
these methods are not sufficient. The conventional CMOS static
logic is no longer an effective solution, and therefore an
alternative with reduced current spikes or that draws a constant
supply current must be selected. The current mode logic (CML)
topology, with its unique property of requiring constant supply
current, is a promising alternative to the conventional CMOS static
logic.
This book presents MOSFET-based current mode logic (CML)
topologies, which increase the speed, and lower the transistor
count, supply voltage and power consumption. The improved
topologies modify the conventional PDN, load, and the current
source sections of the basic CML gates. Electronic system
implementation involves embedding digital and analog circuits on a
single die shifting towards mixed-mode circuit design. The
high-resolution, low-power and low-voltage analog circuits are
combined with high-frequency complex digital circuits, and the
conventional static CMOS logic generates large current spikes
during the switching (also referred to as digital switching noise),
which degrade the resolution of the sensitive analog circuits via
supply line and substrate coupling. This problem is exacerbated
further with scaling down of CMOS technology due to higher
integration levels and operating frequencies. In the literature,
several methods are described to reduce the propagation of the
digital switching noise. However, in high-resolution applications,
these methods are not sufficient. The conventional CMOS static
logic is no longer an effective solution, and therefore an
alternative with reduced current spikes or that draws a constant
supply current must be selected. The current mode logic (CML)
topology, with its unique property of requiring constant supply
current, is a promising alternative to the conventional CMOS static
logic.
|
You may like...
Loot
Nadine Gordimer
Paperback
(2)
R383
R310
Discovery Miles 3 100
|