0
Your cart

Your cart is empty

Browse All Departments
  • All Departments
Price
  • R1,000 - R2,500 (1)
  • R2,500 - R5,000 (2)
  • -
Status
Brand

Showing 1 - 3 of 3 matches in All Departments

Design of High-Performance CMOS Voltage-Controlled Oscillators (Hardcover, 2003 ed.): Liang Dai, Ramesh Harjani Design of High-Performance CMOS Voltage-Controlled Oscillators (Hardcover, 2003 ed.)
Liang Dai, Ramesh Harjani
R4,331 Discovery Miles 43 310 Ships in 10 - 15 working days

Design of High-Performance CMOS Voltage-Controlled Oscillators presents a phase noise modeling framework for CMOS ring oscillators. The analysis considers both linear and nonlinear operation. It indicates that fast rail-to-rail switching has to be achieved to minimize phase noise. Additionally, in conventional design the flicker noise in the bias circuit can potentially dominate the phase noise at low offset frequencies. Therefore, for narrow bandwidth PLLs, noise up conversion for the bias circuits should be minimized. We define the effective Q factor (Qeff) for ring oscillators and predict its increase for CMOS processes with smaller feature sizes. Our phase noise analysis is validated via simulation and measurement results.
The digital switching noise coupled through the power supply and substrate is usually the dominant source of clock jitter. Improving the supply and substrate noise immunity of a PLL is a challenging job in hostile environments such as a microprocessor chip where millions of digital gates are present.

Design of High-Performance CMOS Voltage-Controlled Oscillators (Paperback, Softcover reprint of the original 1st ed. 2003):... Design of High-Performance CMOS Voltage-Controlled Oscillators (Paperback, Softcover reprint of the original 1st ed. 2003)
Liang Dai, Ramesh Harjani
R4,196 Discovery Miles 41 960 Ships in 10 - 15 working days

Design of High-Performance CMOS Voltage-Controlled Oscillators presents a phase noise modeling framework for CMOS ring oscillators. The analysis considers both linear and nonlinear operation. It indicates that fast rail-to-rail switching has to be achieved to minimize phase noise. Additionally, in conventional design the flicker noise in the bias circuit can potentially dominate the phase noise at low offset frequencies. Therefore, for narrow bandwidth PLLs, noise up conversion for the bias circuits should be minimized. We define the effective Q factor (Qeff) for ring oscillators and predict its increase for CMOS processes with smaller feature sizes. Our phase noise analysis is validated via simulation and measurement results. The digital switching noise coupled through the power supply and substrate is usually the dominant source of clock jitter. Improving the supply and substrate noise immunity of a PLL is a challenging job in hostile environments such as a microprocessor chip where millions of digital gates are present.

Erstellung einer Themenplanung in Rundfunkanstalten (German, Paperback): Liang Dai Erstellung einer Themenplanung in Rundfunkanstalten (German, Paperback)
Liang Dai
R1,222 Discovery Miles 12 220 Ships in 10 - 15 working days
Free Delivery
Pinterest Twitter Facebook Google+
You may like...
Mellerware Swiss - Plastic Floor Fan…
R371 Discovery Miles 3 710
Beauty And The Beast - Blu-Ray + DVD
Emma Watson, Dan Stevens, … Blu-ray disc R313 Discovery Miles 3 130
Dala Craft Pom Poms - Assorted Colours…
R34 Discovery Miles 340
Pineware Steam, Spray, Dry Iron (1400W)
R247 Discovery Miles 2 470
Donker Web
Fanie Viljoen Paperback  (2)
R270 R119 Discovery Miles 1 190
Datadart Nylon Stems-Small
R19 Discovery Miles 190
Kenwood Steam Iron with Auto Shut Off…
R634 Discovery Miles 6 340
Mellerware Non-Stick Vapour ll Steam…
R348 Discovery Miles 3 480
Bostik Super Clear Tape on Dispenser…
R44 R34 Discovery Miles 340
IQHK LEGO Star Wars - Darth Vader Key…
 (6)
R205 R176 Discovery Miles 1 760

 

Partners