0
Your cart

Your cart is empty

Browse All Departments
  • All Departments
Price
  • R1,000 - R2,500 (2)
  • R2,500 - R5,000 (2)
  • -
Status
Brand

Showing 1 - 4 of 4 matches in All Departments

Analysis and Design of Networks-on-Chip Under High Process Variation (Hardcover, 1st ed. 2015): Rabab Ezz-Eldin, Magdy Ali... Analysis and Design of Networks-on-Chip Under High Process Variation (Hardcover, 1st ed. 2015)
Rabab Ezz-Eldin, Magdy Ali El-Moursy, Hesham F. A. Hamed
R3,246 Discovery Miles 32 460 Ships in 18 - 22 working days

This book describes in detail the impact of process variations on Network-on-Chip (NoC) performance. The authors evaluate various NoC topologies under high process variation and explain the design of efficient NoCs, with advanced technologies. The discussion includes variation in logic and interconnect, in order to evaluate the delay and throughput variation with different NoC topologies. The authors describe an asynchronous router, as a robust design to mitigate the impact of process variation in NoCs and the performance of different routing algorithms is determined with/without process variation for various traffic patterns. Additionally, a novel Process variation Delay and Congestion aware Routing algorithm (PDCR) is described for asynchronous NoC design, which outperforms different adaptive routing algorithms in the average delay and saturation throughput for various traffic patterns.

Transaction-Level Power Modeling (Hardcover, 1st ed. 2020): Amr Baher Darwish, Magdy Ali El-Moursy, Mohamed Amin Dessouky Transaction-Level Power Modeling (Hardcover, 1st ed. 2020)
Amr Baher Darwish, Magdy Ali El-Moursy, Mohamed Amin Dessouky
R1,408 Discovery Miles 14 080 Ships in 18 - 22 working days

This book describes for readers a methodology for dynamic power estimation, using Transaction Level Modeling (TLM). The methodology exploits the existing tools for RTL simulation, design synthesis and SystemC prototyping to provide fast and accurate power estimation using Transaction Level Power Modeling (TLPM). Readers will benefit from this innovative way of evaluating power on a high level of abstraction, at an early stage of the product life cycle, decreasing the number of the expensive design iterations.

Transaction-Level Power Modeling (Paperback, 1st ed. 2020): Amr Baher Darwish, Magdy Ali El-Moursy, Mohamed Amin Dessouky Transaction-Level Power Modeling (Paperback, 1st ed. 2020)
Amr Baher Darwish, Magdy Ali El-Moursy, Mohamed Amin Dessouky
R1,366 Discovery Miles 13 660 Ships in 18 - 22 working days

This book describes for readers a methodology for dynamic power estimation, using Transaction Level Modeling (TLM). The methodology exploits the existing tools for RTL simulation, design synthesis and SystemC prototyping to provide fast and accurate power estimation using Transaction Level Power Modeling (TLPM). Readers will benefit from this innovative way of evaluating power on a high level of abstraction, at an early stage of the product life cycle, decreasing the number of the expensive design iterations.

Analysis and Design of Networks-on-Chip Under High Process Variation (Paperback, Softcover reprint of the original 1st ed.... Analysis and Design of Networks-on-Chip Under High Process Variation (Paperback, Softcover reprint of the original 1st ed. 2015)
Rabab Ezz-Eldin, Magdy Ali El-Moursy, Hesham F. A. Hamed
R2,653 Discovery Miles 26 530 Ships in 18 - 22 working days

This book describes in detail the impact of process variations on Network-on-Chip (NoC) performance. The authors evaluate various NoC topologies under high process variation and explain the design of efficient NoCs, with advanced technologies. The discussion includes variation in logic and interconnect, in order to evaluate the delay and throughput variation with different NoC topologies. The authors describe an asynchronous router, as a robust design to mitigate the impact of process variation in NoCs and the performance of different routing algorithms is determined with/without process variation for various traffic patterns. Additionally, a novel Process variation Delay and Congestion aware Routing algorithm (PDCR) is described for asynchronous NoC design, which outperforms different adaptive routing algorithms in the average delay and saturation throughput for various traffic patterns.

Free Delivery
Pinterest Twitter Facebook Google+
You may like...
Biko - Philosophy, Identity And…
Mabogo Percy More Paperback  (3)
R220 R203 Discovery Miles 2 030
Mountains Of Spirit - The Story Of The…
Freddy Khunou Paperback  (1)
R340 R314 Discovery Miles 3 140
1 Recce: Volume 3 - Onsigbaarheid Is Ons…
Alexander Strachan Paperback R380 R339 Discovery Miles 3 390
Oyster Culture
Matthiessen Hardcover R3,965 Discovery Miles 39 650
The Late Voice - Time, Age and…
Richard Elliott Hardcover R4,315 Discovery Miles 43 150
The Nexus - Understanding Faith and…
Jon H. Widener M.D. Paperback R860 R789 Discovery Miles 7 890
Moord Op Stellenbosch - Twee Dekades Se…
Julian Jansen Paperback R360 R321 Discovery Miles 3 210
Fatal Gambit
David Lagercrantz Paperback R425 R379 Discovery Miles 3 790
The Intermediate Guide to Raising…
Amber Bradshaw Hardcover R603 R557 Discovery Miles 5 570
Guinness World Records 2024
Hardcover R199 R181 Discovery Miles 1 810

 

Partners