0
Your cart

Your cart is empty

Browse All Departments
  • All Departments
Price
  • R1,000 - R2,500 (1)
  • R2,500 - R5,000 (1)
  • -
Status
Brand

Showing 1 - 2 of 2 matches in All Departments

Hardware Architectures for Post-Quantum Digital Signature Schemes (Hardcover, 1st ed. 2021): Deepraj Soni, Kanad Basu, Mohammed... Hardware Architectures for Post-Quantum Digital Signature Schemes (Hardcover, 1st ed. 2021)
Deepraj Soni, Kanad Basu, Mohammed Nabeel, Najwa Aaraj, Marc Manzano, …
R2,623 R2,103 Discovery Miles 21 030 Save R520 (20%) Ships in 9 - 17 working days

This book explores C-based design, implementation, and analysis of post-quantum cryptography (PQC) algorithms for signature generation and verification. The authors investigate NIST round 2 PQC algorithms for signature generation and signature verification from a hardware implementation perspective, especially focusing on C-based design, power-performance-area-security (PPAS) trade-offs and design flows targeting FPGAs and ASICs. Describes a comprehensive set of synthesizable c code base as well as the hardware implementations for the different types of PQC algorithms including lattice-based, code-based, and multivariate-based; Demonstrates the hardware (FPGA and ASIC) and hardware-software optimizations and trade-offs of the NIST round 2 signature-based PQC algorithms; Enables designers to build hardware implementations that are resilient to a variety of side-channels.

Hardware Architectures for Post-Quantum Digital Signature Schemes (Paperback, 1st ed. 2021): Deepraj Soni, Kanad Basu, Mohammed... Hardware Architectures for Post-Quantum Digital Signature Schemes (Paperback, 1st ed. 2021)
Deepraj Soni, Kanad Basu, Mohammed Nabeel, Najwa Aaraj, Marc Manzano, …
R3,089 Discovery Miles 30 890 Ships in 10 - 15 working days

This book explores C-based design, implementation, and analysis of post-quantum cryptography (PQC) algorithms for signature generation and verification. The authors investigate NIST round 2 PQC algorithms for signature generation and signature verification from a hardware implementation perspective, especially focusing on C-based design, power-performance-area-security (PPAS) trade-offs and design flows targeting FPGAs and ASICs. Describes a comprehensive set of synthesizable c code base as well as the hardware implementations for the different types of PQC algorithms including lattice-based, code-based, and multivariate-based; Demonstrates the hardware (FPGA and ASIC) and hardware-software optimizations and trade-offs of the NIST round 2 signature-based PQC algorithms; Enables designers to build hardware implementations that are resilient to a variety of side-channels.

Free Delivery
Pinterest Twitter Facebook Google+
You may like...
Surface-Knots in 4-Space - An…
Seiichi Kamada Hardcover R2,544 R2,120 Discovery Miles 21 200
Energizer MAX PLUS Alkaline AA Card (4…
R88 Discovery Miles 880
Mathematical Structures of Natural…
Yair Neuman Hardcover R2,133 R1,637 Discovery Miles 16 370
A dictionary of names, nicknames and…
Edward Latham Hardcover R978 R889 Discovery Miles 8 890
Wonderfully Made
Tshwanelo Serumola Paperback  (1)
R160 R145 Discovery Miles 1 450
Wonder Drug - 7 Scientifically Proven…
Stephen Trzeciak, Anthony Mazzarelli Paperback R527 R497 Discovery Miles 4 970
The Dermis Probe
Idries Shah Hardcover R523 Discovery Miles 5 230
Perfume - The Alchemy of Scent
Jean-Claude Ellena Paperback R375 R320 Discovery Miles 3 200
Conducting and Financing Low-carbon…
Le-Yin Zhang Hardcover R3,182 Discovery Miles 31 820
Thabo The Space Dude - Logbook 3…
Lori-Ann Preston Paperback R190 R178 Discovery Miles 1 780

 

Partners