0
Your cart

Your cart is empty

Browse All Departments
  • All Departments
Price
  • R2,500 - R5,000 (2)
  • -
Status
Brand

Showing 1 - 2 of 2 matches in All Departments

Hardware Architectures for Post-Quantum Digital Signature Schemes (Hardcover, 1st ed. 2021): Deepraj Soni, Kanad Basu, Mohammed... Hardware Architectures for Post-Quantum Digital Signature Schemes (Hardcover, 1st ed. 2021)
Deepraj Soni, Kanad Basu, Mohammed Nabeel, Najwa Aaraj, Marc Manzano, …
R3,266 Discovery Miles 32 660 Ships in 12 - 17 working days

This book explores C-based design, implementation, and analysis of post-quantum cryptography (PQC) algorithms for signature generation and verification. The authors investigate NIST round 2 PQC algorithms for signature generation and signature verification from a hardware implementation perspective, especially focusing on C-based design, power-performance-area-security (PPAS) trade-offs and design flows targeting FPGAs and ASICs. Describes a comprehensive set of synthesizable c code base as well as the hardware implementations for the different types of PQC algorithms including lattice-based, code-based, and multivariate-based; Demonstrates the hardware (FPGA and ASIC) and hardware-software optimizations and trade-offs of the NIST round 2 signature-based PQC algorithms; Enables designers to build hardware implementations that are resilient to a variety of side-channels.

Hardware Architectures for Post-Quantum Digital Signature Schemes (Paperback, 1st ed. 2021): Deepraj Soni, Kanad Basu, Mohammed... Hardware Architectures for Post-Quantum Digital Signature Schemes (Paperback, 1st ed. 2021)
Deepraj Soni, Kanad Basu, Mohammed Nabeel, Najwa Aaraj, Marc Manzano, …
R3,248 Discovery Miles 32 480 Ships in 10 - 15 working days

This book explores C-based design, implementation, and analysis of post-quantum cryptography (PQC) algorithms for signature generation and verification. The authors investigate NIST round 2 PQC algorithms for signature generation and signature verification from a hardware implementation perspective, especially focusing on C-based design, power-performance-area-security (PPAS) trade-offs and design flows targeting FPGAs and ASICs. Describes a comprehensive set of synthesizable c code base as well as the hardware implementations for the different types of PQC algorithms including lattice-based, code-based, and multivariate-based; Demonstrates the hardware (FPGA and ASIC) and hardware-software optimizations and trade-offs of the NIST round 2 signature-based PQC algorithms; Enables designers to build hardware implementations that are resilient to a variety of side-channels.

Free Delivery
Pinterest Twitter Facebook Google+
You may like...
Hiking Beyond Cape Town - 40 Inspiring…
Nina du Plessis, Willie Olivier Paperback R340 R314 Discovery Miles 3 140
One Hit Wonders: The Story of One Off…
Lloyd Bonson Paperback R336 Discovery Miles 3 360
The SABC 8
Foeta Krige Paperback R376 Discovery Miles 3 760
Mellerware Rose Gold Stainless Steel…
 (5)
R1,619 Discovery Miles 16 190
Handbook for Grade R Teaching
R. Davin Paperback R584 Discovery Miles 5 840
Albertina Sisulu
Sindiwe Magona, Elinor Sisulu Paperback R160 Discovery Miles 1 600
Technology and Applied Principles of…
Nathan Rice Hardcover R3,197 Discovery Miles 31 970
Fundamentals of human rights and…
Isak Oosthuizen Paperback R700 Discovery Miles 7 000
The Self-Centred Art - Ben Jonson's…
Jakub Boguszak Paperback R1,321 Discovery Miles 13 210
Curriculum Studies in Context - Unisa…
C. Booyse, E. du Plessis, … Paperback  (1)
R298 Discovery Miles 2 980

 

Partners