0
Your cart

Your cart is empty

Browse All Departments
  • All Departments
Price
  • R2,500 - R5,000 (2)
  • -
Status
Brand

Showing 1 - 2 of 2 matches in All Departments

Interconnect Noise Optimization in Nanometer Technologies (Hardcover, 2006 ed.): Mohamed Elgamel, Magdy A. Bayoumi Interconnect Noise Optimization in Nanometer Technologies (Hardcover, 2006 ed.)
Mohamed Elgamel, Magdy A. Bayoumi
R2,927 Discovery Miles 29 270 Ships in 10 - 15 working days

Interconnect has become the dominating factor in determining system performance in nanometer technologies. This book is dedicated to this important subject. The primary purpose of this monograph is to provide insight and intuition into layout analysis and optimization for interconnect in high speed, high complexity integrated circuits. In this monograph, the effects of wire size, spacing between wires, wire length, coupling length, load capacitance, rise time of the inputs, place of overlap (near driver or receiver side), frequency, shields, direction of the signals, and wire width for both the aggressors and the victim wires on system performance and reliability is thoroughly investigated. Also, parameters like driver strength has been considered as several recent studies considered the simultaneous device and interconnect sizing. Crosstalk noise, as well as the impact of coupling on aggressor delay is analyzed. The pulse width of the crosstalk noise, which is of similar importance for circuit performance as the peak amplitude, is also analyzed. We have considered more parameters that can affect the signal integrity and presented a practical intensive simulation results. throughout the literature, presenting a range of CAD algorithms and techniques for synthesizing and optimizing interconnect. The practical aspects of the algorithms and models are explained with sufficient detail. It deeply investigates the most two effective parameters in layout optimization, spacing and shield insertion, that can affect both capacitive and inductive noise. Noise models needed for layouts with multi-layer multi-crosscoupling segments are investigated. Different post-layout optimization techniques are explained with complexity analysis and benchmarks tests are provided.

Interconnect Noise Optimization in Nanometer Technologies (Paperback, Softcover reprint of hardcover 1st ed. 2006): Mohamed... Interconnect Noise Optimization in Nanometer Technologies (Paperback, Softcover reprint of hardcover 1st ed. 2006)
Mohamed Elgamel, Magdy A. Bayoumi
R2,927 Discovery Miles 29 270 Ships in 10 - 15 working days

Interconnect has become the dominating factor in determining system performance in nanometer technologies. This book is dedicated to this important subject. The primary purpose of this monograph is to provide insight and intuition into layout analysis and optimization for interconnect in high speed, high complexity integrated circuits.

In this monograph, the effects of wire size, spacing between wires, wire length, coupling length, load capacitance, rise time of the inputs, place of overlap (near driver or receiver side), frequency, shields, direction of the signals, and wire width for both the aggressors and the victim wires on system performance and reliability is thoroughly investigated. Also, parameters like driver strength has been considered as several recent studies considered the simultaneous device and interconnect sizing. Crosstalk noise, as well as the impact of coupling on aggressor delay is analyzed. The pulse width of the crosstalk noise, which is of similar importance for circuit performance as the peak amplitude, is also analyzed. We have considered more parameters that can affect the signal integrity and presented practical intensive simulation results.

This book brings together a wealth of information previously scattered throughout the literature, presenting a range of CAD algorithms and techniques for synthesizing and optimizing interconnect. The practical aspects of the algorithms and models are explained with sufficient detail.

It deeply investigates the most two effective parameters in layout optimization, spacing and shield insertion, that can affect both capacitive and inductive noise. Noise models needed for layouts with multi-layer multi-crosscoupling segments are investigated. Different post-layout optimization techniques are explained with complexity analysis and benchmarks tests are provided.

Free Delivery
Pinterest Twitter Facebook Google+
You may like...
Gym Towel & Bag
R95 R78 Discovery Miles 780
The Lockdown Sessions
Elton John CD R57 Discovery Miles 570
Mediabox NEO TV Stick (Black) - Netflix…
R1,189 Discovery Miles 11 890
Fast X
Vin Diesel Blu-ray disc R210 R158 Discovery Miles 1 580
Proline 11.6" Celeron Notebook - Intel…
R4,499 R3,849 Discovery Miles 38 490
Loot
Nadine Gordimer Paperback  (2)
R205 R168 Discovery Miles 1 680
Russell Hobbs Toaster (2 Slice…
R707 Discovery Miles 7 070
Genuine Leather Wallet With Clip Closure…
R299 R252 Discovery Miles 2 520
Canon 445 Original Ink Cartridge (Black)
R700 R330 Discovery Miles 3 300
Bostik Art & Craft White Glue (100ml)
R51 Discovery Miles 510

 

Partners