0
Your cart

Your cart is empty

Browse All Departments
  • All Departments
Price
  • R2,500 - R5,000 (2)
  • -
Status
Brand

Showing 1 - 2 of 2 matches in All Departments

Analysis and Design of Networks-on-Chip Under High Process Variation (Paperback, Softcover reprint of the original 1st ed.... Analysis and Design of Networks-on-Chip Under High Process Variation (Paperback, Softcover reprint of the original 1st ed. 2015)
Rabab Ezz-Eldin, Magdy Ali El-Moursy, Hesham F. A. Hamed
R2,957 Discovery Miles 29 570 Ships in 10 - 15 working days

This book describes in detail the impact of process variations on Network-on-Chip (NoC) performance. The authors evaluate various NoC topologies under high process variation and explain the design of efficient NoCs, with advanced technologies. The discussion includes variation in logic and interconnect, in order to evaluate the delay and throughput variation with different NoC topologies. The authors describe an asynchronous router, as a robust design to mitigate the impact of process variation in NoCs and the performance of different routing algorithms is determined with/without process variation for various traffic patterns. Additionally, a novel Process variation Delay and Congestion aware Routing algorithm (PDCR) is described for asynchronous NoC design, which outperforms different adaptive routing algorithms in the average delay and saturation throughput for various traffic patterns.

Analysis and Design of Networks-on-Chip Under High Process Variation (Hardcover, 1st ed. 2015): Rabab Ezz-Eldin, Magdy Ali... Analysis and Design of Networks-on-Chip Under High Process Variation (Hardcover, 1st ed. 2015)
Rabab Ezz-Eldin, Magdy Ali El-Moursy, Hesham F. A. Hamed
R3,653 Discovery Miles 36 530 Ships in 10 - 15 working days

This book describes in detail the impact of process variations on Network-on-Chip (NoC) performance. The authors evaluate various NoC topologies under high process variation and explain the design of efficient NoCs, with advanced technologies. The discussion includes variation in logic and interconnect, in order to evaluate the delay and throughput variation with different NoC topologies. The authors describe an asynchronous router, as a robust design to mitigate the impact of process variation in NoCs and the performance of different routing algorithms is determined with/without process variation for various traffic patterns. Additionally, a novel Process variation Delay and Congestion aware Routing algorithm (PDCR) is described for asynchronous NoC design, which outperforms different adaptive routing algorithms in the average delay and saturation throughput for various traffic patterns.

Free Delivery
Pinterest Twitter Facebook Google+
You may like...
Lucky Metal Cut Throat Razer Carrier
R30 Discovery Miles 300
Sound Of Freedom
Jim Caviezel, Mira Sorvino, … DVD R199 R49 Discovery Miles 490
Cricut Joy Machine
 (6)
R4,751 Discovery Miles 47 510
Flourescent Nylon Dart Stems
R20 R14 Discovery Miles 140
Book Club 2 - The Next Chapter
Diane Keaton, Jane Fonda, … DVD R199 R49 Discovery Miles 490
Sudocrem Skin & Baby Care Barrier Cream…
R70 Discovery Miles 700
Russell Hobbs Toaster (2 Slice…
R707 Discovery Miles 7 070
Double Sided Wallet
R91 Discovery Miles 910
Angelcare Bath Support (Blue)
 (1)
R609 R559 Discovery Miles 5 590
Bostik Glue Stick - Loose (25g)
R31 R19 Discovery Miles 190

 

Partners