0
Your cart

Your cart is empty

Browse All Departments
  • All Departments
Price
  • R2,500 - R5,000 (2)
  • -
Status
Brand

Showing 1 - 2 of 2 matches in All Departments

Analysis and Design of Networks-on-Chip Under High Process Variation (Hardcover, 1st ed. 2015): Rabab Ezz-Eldin, Magdy Ali... Analysis and Design of Networks-on-Chip Under High Process Variation (Hardcover, 1st ed. 2015)
Rabab Ezz-Eldin, Magdy Ali El-Moursy, Hesham F. A. Hamed
R3,665 R3,370 Discovery Miles 33 700 Save R295 (8%) Ships in 12 - 17 working days

This book describes in detail the impact of process variations on Network-on-Chip (NoC) performance. The authors evaluate various NoC topologies under high process variation and explain the design of efficient NoCs, with advanced technologies. The discussion includes variation in logic and interconnect, in order to evaluate the delay and throughput variation with different NoC topologies. The authors describe an asynchronous router, as a robust design to mitigate the impact of process variation in NoCs and the performance of different routing algorithms is determined with/without process variation for various traffic patterns. Additionally, a novel Process variation Delay and Congestion aware Routing algorithm (PDCR) is described for asynchronous NoC design, which outperforms different adaptive routing algorithms in the average delay and saturation throughput for various traffic patterns.

Analysis and Design of Networks-on-Chip Under High Process Variation (Paperback, Softcover reprint of the original 1st ed.... Analysis and Design of Networks-on-Chip Under High Process Variation (Paperback, Softcover reprint of the original 1st ed. 2015)
Rabab Ezz-Eldin, Magdy Ali El-Moursy, Hesham F. A. Hamed
R2,927 Discovery Miles 29 270 Ships in 10 - 15 working days

This book describes in detail the impact of process variations on Network-on-Chip (NoC) performance. The authors evaluate various NoC topologies under high process variation and explain the design of efficient NoCs, with advanced technologies. The discussion includes variation in logic and interconnect, in order to evaluate the delay and throughput variation with different NoC topologies. The authors describe an asynchronous router, as a robust design to mitigate the impact of process variation in NoCs and the performance of different routing algorithms is determined with/without process variation for various traffic patterns. Additionally, a novel Process variation Delay and Congestion aware Routing algorithm (PDCR) is described for asynchronous NoC design, which outperforms different adaptive routing algorithms in the average delay and saturation throughput for various traffic patterns.

Free Delivery
Pinterest Twitter Facebook Google+
You may like...
Hermione Granger Wizard Wand - In…
 (1)
R803 Discovery Miles 8 030
Dala Craft Pom Poms - Assorted Colours…
R34 Discovery Miles 340
Gym Towel & Bag
R95 R78 Discovery Miles 780
Violet Bent Backwards Over The Grass…
Lana Del Rey CD R457 Discovery Miles 4 570
Samsung EO-IA500BBEGWW Wired In-ear…
R299 R199 Discovery Miles 1 990
Baby Dove Body Wash 200ml
R50 R33 Discovery Miles 330
Fine Living Kendall Office Chair (Light…
R2,499 R1,629 Discovery Miles 16 290
Aeno Table Blender - Soupmaker TB1…
R2,299 Discovery Miles 22 990
JCB Holton Hiker Nubuck Steel Toe Safety…
R1,339 Discovery Miles 13 390
Kirstenbosch - A Visitor's Guide
Colin Paterson-Jones, John Winter Paperback R160 R125 Discovery Miles 1 250

 

Partners