0
Your cart

Your cart is empty

Browse All Departments
  • All Departments
Price
  • R2,500 - R5,000 (2)
  • -
Status
Brand

Showing 1 - 2 of 2 matches in All Departments

Analysis and Design of Networks-on-Chip Under High Process Variation (Paperback, Softcover reprint of the original 1st ed.... Analysis and Design of Networks-on-Chip Under High Process Variation (Paperback, Softcover reprint of the original 1st ed. 2015)
Rabab Ezz-Eldin, Magdy Ali El-Moursy, Hesham F. A. Hamed
R2,957 Discovery Miles 29 570 Ships in 10 - 15 working days

This book describes in detail the impact of process variations on Network-on-Chip (NoC) performance. The authors evaluate various NoC topologies under high process variation and explain the design of efficient NoCs, with advanced technologies. The discussion includes variation in logic and interconnect, in order to evaluate the delay and throughput variation with different NoC topologies. The authors describe an asynchronous router, as a robust design to mitigate the impact of process variation in NoCs and the performance of different routing algorithms is determined with/without process variation for various traffic patterns. Additionally, a novel Process variation Delay and Congestion aware Routing algorithm (PDCR) is described for asynchronous NoC design, which outperforms different adaptive routing algorithms in the average delay and saturation throughput for various traffic patterns.

Analysis and Design of Networks-on-Chip Under High Process Variation (Hardcover, 1st ed. 2015): Rabab Ezz-Eldin, Magdy Ali... Analysis and Design of Networks-on-Chip Under High Process Variation (Hardcover, 1st ed. 2015)
Rabab Ezz-Eldin, Magdy Ali El-Moursy, Hesham F. A. Hamed
R3,653 Discovery Miles 36 530 Ships in 10 - 15 working days

This book describes in detail the impact of process variations on Network-on-Chip (NoC) performance. The authors evaluate various NoC topologies under high process variation and explain the design of efficient NoCs, with advanced technologies. The discussion includes variation in logic and interconnect, in order to evaluate the delay and throughput variation with different NoC topologies. The authors describe an asynchronous router, as a robust design to mitigate the impact of process variation in NoCs and the performance of different routing algorithms is determined with/without process variation for various traffic patterns. Additionally, a novel Process variation Delay and Congestion aware Routing algorithm (PDCR) is described for asynchronous NoC design, which outperforms different adaptive routing algorithms in the average delay and saturation throughput for various traffic patterns.

Free Delivery
Pinterest Twitter Facebook Google+
You may like...
Hani - A Life Too Short
Janet Smith, Beauregard Tromp Paperback R310 R248 Discovery Miles 2 480
Faber-Castell Minibox 1 Hole Sharpener…
R10 Discovery Miles 100
Little Big Paw Turkey Wet Dog Food Tin…
R815 Discovery Miles 8 150
Flourescent Nylon Dart Stems
R20 R14 Discovery Miles 140
Teenage Mutant Ninja Turtles: Out of the…
Megan Fox, Stephen Amell, … Blu-ray disc R48 Discovery Miles 480
Peptine Pro Equine Hydrolysed Collagen…
R699 R589 Discovery Miles 5 890
Bennett Read Aerovac (2.0) Vacuum…
 (16)
R729 Discovery Miles 7 290
Hampstead
Diane Keaton, Brendan Gleeson, … DVD R66 Discovery Miles 660
Baby Dove Soap Bar Rich Moisture 75g
R20 Discovery Miles 200
Loot
Nadine Gordimer Paperback  (2)
R398 R330 Discovery Miles 3 300

 

Partners