0
Your cart

Your cart is empty

Browse All Departments
  • All Departments
Price
  • R2,500 - R5,000 (3)
  • R5,000 - R10,000 (2)
  • -
Status
Brand

Showing 1 - 5 of 5 matches in All Departments

An ASIC Low Power Primer - Analysis, Techniques and Specification (Hardcover, 2013 ed.): Rakesh Chadha, J. Bhasker An ASIC Low Power Primer - Analysis, Techniques and Specification (Hardcover, 2013 ed.)
Rakesh Chadha, J. Bhasker
R3,942 Discovery Miles 39 420 Ships in 12 - 17 working days

This book provides an invaluable primer on the techniques utilized in the design of low power digital semiconductor devices. Readers will benefit from the hands-on approach which starts form the ground-up, explaining with basic examples what power is, how it is measured and how it impacts on the design process of application-specific integrated circuits (ASICs). The authors use both the Unified Power Format (UPF) and Common Power Format (CPF) to describe in detail the power intent for an ASIC and then guide readers through a variety of architectural and implementation techniques that will help meet the power intent. From analyzing system power consumption, to techniques that can be employed in a low power design, to a detailed description of two alternate standards for capturing the power directives at various phases of the design, this book is filled with information that will give ASIC designers a competitive edge in low-power design.

Static Timing Analysis for Nanometer Designs - A Practical Approach (Hardcover, 2009 ed.): J. Bhasker, Rakesh Chadha Static Timing Analysis for Nanometer Designs - A Practical Approach (Hardcover, 2009 ed.)
J. Bhasker, Rakesh Chadha
R6,632 Discovery Miles 66 320 Ships in 12 - 17 working days

iming, timing, timing! That is the main concern of a digital designer charged with designing a semiconductor chip. What is it, how is it T described, and how does one verify it? The design team of a large digital design may spend months architecting and iterating the design to achieve the required timing target. Besides functional verification, the t- ing closure is the major milestone which dictates when a chip can be - leased to the semiconductor foundry for fabrication. This book addresses the timing verification using static timing analysis for nanometer designs. The book has originated from many years of our working in the area of timing verification for complex nanometer designs. We have come across many design engineers trying to learn the background and various aspects of static timing analysis. Unfortunately, there is no book currently ava- able that can be used by a working engineer to get acquainted with the - tails of static timing analysis. The chip designers lack a central reference for information on timing, that covers the basics to the advanced timing veri- cation procedures and techniques.

Computer-Aided Design of Microwave Circuits (Hardcover): K.C. Gupta, Ramesh Garg, Rakesh Chadha Computer-Aided Design of Microwave Circuits (Hardcover)
K.C. Gupta, Ramesh Garg, Rakesh Chadha
R4,730 Discovery Miles 47 300 Ships in 10 - 15 working days
An ASIC Low Power Primer - Analysis, Techniques and Specification (Paperback, 2013 ed.): Rakesh Chadha, J. Bhasker An ASIC Low Power Primer - Analysis, Techniques and Specification (Paperback, 2013 ed.)
Rakesh Chadha, J. Bhasker
R3,403 Discovery Miles 34 030 Ships in 10 - 15 working days

This book provides an invaluable primer on the techniques utilized in the design of low power digital semiconductor devices. Readers will benefit from the hands-on approach which starts form the ground-up, explaining with basic examples what power is, how it is measured and how it impacts on the design process of application-specific integrated circuits (ASICs). The authors use both the Unified Power Format (UPF) and Common Power Format (CPF) to describe in detail the power intent for an ASIC and then guide readers through a variety of architectural and implementation techniques that will help meet the power intent. From analyzing system power consumption, to techniques that can be employed in a low power design, to a detailed description of two alternate standards for capturing the power directives at various phases of the design, this book is filled with information that will give ASIC designers a competitive edge in low-power design.

Static Timing Analysis for Nanometer Designs - A Practical Approach (Paperback, 2009 ed.): J. Bhasker, Rakesh Chadha Static Timing Analysis for Nanometer Designs - A Practical Approach (Paperback, 2009 ed.)
J. Bhasker, Rakesh Chadha
R5,035 Discovery Miles 50 350 Ships in 10 - 15 working days

iming, timing, timing! That is the main concern of a digital designer charged with designing a semiconductor chip. What is it, how is it T described, and how does one verify it? The design team of a large digital design may spend months architecting and iterating the design to achieve the required timing target. Besides functional verification, the t- ing closure is the major milestone which dictates when a chip can be - leased to the semiconductor foundry for fabrication. This book addresses the timing verification using static timing analysis for nanometer designs. The book has originated from many years of our working in the area of timing verification for complex nanometer designs. We have come across many design engineers trying to learn the background and various aspects of static timing analysis. Unfortunately, there is no book currently ava- able that can be used by a working engineer to get acquainted with the - tails of static timing analysis. The chip designers lack a central reference for information on timing, that covers the basics to the advanced timing veri- cation procedures and techniques.

Free Delivery
Pinterest Twitter Facebook Google+
You may like...
One Life
Anthony Hopkins Blu-ray disc R207 Discovery Miles 2 070
Huntlea Koletto - Bolster Pet Bed (Kale…
R695 R479 Discovery Miles 4 790
Russell Hobbs Toaster (2 Slice…
R707 Discovery Miles 7 070
Philips TAUE101 Wired In-Ear Headphones…
R199 R129 Discovery Miles 1 290
Hoe Ek Dit Onthou
Francois Van Coke, Annie Klopper Paperback R300 R219 Discovery Miles 2 190
Moonology Diary 2025
Yasmin Boland Paperback R235 Discovery Miles 2 350
Fly Repellent ShooAway (Black)
 (6)
R299 R259 Discovery Miles 2 590
Multi Colour Jungle Stripe Neckerchief
R119 Discovery Miles 1 190
I Will Not Be Silenced
Karyn Maughan Paperback R350 R260 Discovery Miles 2 600
Puzzle Sets: Sequencing
R59 R56 Discovery Miles 560

 

Partners