|
Showing 1 - 4 of
4 matches in All Departments
|
Power-Aware Computer Systems - 4th International Workshop, PACS 2004, Portland, OR, USA, December 5, 2004, Revised Selected Papers (Paperback, 2005 ed.)
Babak Falsafi, T.N. Vijaykumar
|
R1,539
Discovery Miles 15 390
|
Ships in 10 - 15 working days
|
Welcome to the proceedings of the Power-Aware Computer Systems
(PACS 2004) workshop held in conjunction with the 37th Annual
International Sym- sium on Microarchitecture (MICRO-37). The
continued increase of power and energy dissipation in computer
systems has resulted in higher cost, lower re- ability, and reduced
battery life in portable systems. Consequently, power and energy
have become ?rst-class constraints at all layers of modern computer
s- tems. PACS 2004 is the fourth workshop in its series to explore
techniques to reduce power and energy at all levels of computer
systems and brings together academic and industry researchers. The
papers in these proceedings span a wide spectrum of areas in pow-
aware systems. We have grouped the papers into the following
categories: (1) microarchitecture- and circuit-level techniques,
(2) power-aware memory and interconnect systems, and (3) frequency-
and voltage-scaling techniques. The ?rst paper in the
microarchitecture group proposes banking and wri- back ?ltering to
reduce register ?le power. The second paper in this group - timizes
both delay and power of the issue queue by packing two instructions
in each issue queue entry and by memorizing upper-order bits of the
wake-up tag. The third paper proposes bit slicing the datapath to
exploit narrow width operations, and the last paper proposes to
migrate application threads from one core to another in a
multi-core chip to address thermal problems.
|
Power-Aware Computer Systems - Third International Workshop, PACS 2003, San Diego, CA, USA, December 1, 2003, Revised Papers (Paperback, 2005 ed.)
Babak Falsafi, T.N. Vijaykumar
|
R1,595
Discovery Miles 15 950
|
Ships in 10 - 15 working days
|
Welcome to the proceedings of the 3rd Power-Aware Computer Systems
(PACS 2003) Workshop held in conjunction with the 36th Annual
International Symposium on Microarchitecture (MICRO-36). The
increase in power and - ergy dissipation in computer systems has
begun to limit performance and has also resulted in higher cost and
lower reliability. The increase also implies -
ducedbatterylifeinportablesystems.Becauseofthemagnitudeoftheproblem,
alllevelsofcomputersystems, includingcircuits, architectures,
andsoftware, are being employed to address power and energy issues.
PACS 2003 was the third workshop in its series to explore power-
and energy-awareness at all levels of computer systems and brought
together experts from academia and industry. These proceedings
include 14 research papers, selected from 43 submissions,
spanningawidespectrumofareasinpower-awaresystems.Wehavegrouped the
papers into the following categories: (1) compilers, (2) embedded
systems, (3) microarchitectures, and (4) cache and memory systems.
The ?rst paper on compiler techniques proposes pointer reuse
analysis that is biased by runtime information (i.e., the targets
of pointers are determined based on the likelihood of their
occurrence at runtime) to map accesses to ener- e?cient memory
access paths (e.g., avoid tag match). Another paper proposes
compiling multiple programs together so that disk accesses across
the programs can be synchronized to achieve longer sleep times in
disks than if the programs are optimized separat
This book constitutes the thoroughly refereed post-proceedings of the Second International Workshop on Power-Aware Computer Systems, PACS 2002, held in Cambridge, MA, USA, in February 2002. The 13 revised full papers presented were carefully selected for inclusion in the book during two rounds of reviewing and revision. The papers are organized in topical sections on power-aware architecture and microarchitecture, power-aware real-time systems, power modeling and monitoring, and power-aware operating systems and compilers.
This book constitutes the thoroughly refereed post-proceedings of the First International Workshop on Power-Aware Computer Systems, PACS 2000, held in Cambridge, MA, USA, in November 2000. The 11 revised full papers presented were carefully reviewed, selected, and revised for inclusion in the book. This book addresses power/energy-awareness at all levels of computer systems. The papers are organized in sections on power-aware microarchitectural/circuit techniques, application/compiler optimization, exploiting IPC/memory slack, and power/performance models and tools.
|
|