0
Your cart

Your cart is empty

Browse All Departments
  • All Departments
Price
  • R2,500 - R5,000 (2)
  • -
Status
Brand

Showing 1 - 2 of 2 matches in All Departments

High-Level Power Analysis and Optimization (Hardcover, 1998 ed.): Anand Raghunathan, Niraj K. Jha, Sujit Dey High-Level Power Analysis and Optimization (Hardcover, 1998 ed.)
Anand Raghunathan, Niraj K. Jha, Sujit Dey
R2,812 Discovery Miles 28 120 Ships in 18 - 22 working days

High-Level Power Analysis and Optimization presents a comprehensive description of power analysis and optimization techniques at the higher (architecture and behavior) levels of the design hierarchy, which are often the levels that yield the most power savings. This book describes power estimation and optimization techniques for use during high-level (behavioral synthesis), as well as for designs expressed at the register-transfer or architecture level. High-Level Power Analysis and Optimization surveys the state-of-the-art research on the following topics: power estimation/macromodeling techniques for architecture-level designs, high-level power management techniques, and high-level synthesis optimizations for low power. High-Level Power Analysis and Optimization will be very useful reading for students, researchers, designers, design methodology developers, and EDA tool developers who are interested in low-power VLSI design or high-level design methodologies.

High-Level Power Analysis and Optimization (Paperback, Softcover reprint of the original 1st ed. 1998): Anand Raghunathan,... High-Level Power Analysis and Optimization (Paperback, Softcover reprint of the original 1st ed. 1998)
Anand Raghunathan, Niraj K. Jha, Sujit Dey
R2,641 Discovery Miles 26 410 Ships in 18 - 22 working days

High-Level Power Analysis and Optimization presents a comprehensive description of power analysis and optimization techniques at the higher (architecture and behavior) levels of the design hierarchy, which are often the levels that yield the most power savings. This book describes power estimation and optimization techniques for use during high-level (behavioral synthesis), as well as for designs expressed at the register-transfer or architecture level. High-Level Power Analysis and Optimization surveys the state-of-the-art research on the following topics: power estimation/macromodeling techniques for architecture-level designs, high-level power management techniques, and high-level synthesis optimizations for low power. High-Level Power Analysis and Optimization will be very useful reading for students, researchers, designers, design methodology developers, and EDA tool developers who are interested in low-power VLSI design or high-level design methodologies.

Free Delivery
Pinterest Twitter Facebook Google+
You may like...
Bostik Glue Stick (40g)
R59 R55 Discovery Miles 550
Karcher Fleece Filter Bags KFI 357
R242 Discovery Miles 2 420
Loot
Nadine Gordimer Paperback  (2)
R367 R340 Discovery Miles 3 400
Ultra-Link VGA to HDMI with Audio…
R349 R309 Discovery Miles 3 090
Goldair Oscillating Desk Fan (40cm)
R597 Discovery Miles 5 970
Lifespace Quality Silicone Black Sheath…
R159 R79 Discovery Miles 790
Addis Pet Bed Pet Basket Plastic (61cm x…
380GSM Golf Towel (30x50cm)(3…
R179 Discovery Miles 1 790
SpongeBob Mystery Box (10 piece)
 (1)
R399 R279 Discovery Miles 2 790
Loot
Nadine Gordimer Paperback  (2)
R367 R340 Discovery Miles 3 400

 

Partners