0
Your cart

Your cart is empty

Browse All Departments
  • All Departments
Price
  • R2,500 - R5,000 (4)
  • -
Status
Brand

Showing 1 - 4 of 4 matches in All Departments

Timing Optimization Through Clock Skew Scheduling (Hardcover, 2000 ed.): Ivan S. Kourtev, Eby G. Friedman, Baris Taskin Timing Optimization Through Clock Skew Scheduling (Hardcover, 2000 ed.)
Ivan S. Kourtev, Eby G. Friedman, Baris Taskin
R2,766 Discovery Miles 27 660 Ships in 18 - 22 working days

History of the Book The last three decades have witnessed an explosive development in integrated circuit fabrication technologies. The complexities of cur rent CMOS circuits are reaching beyond the 100 nanometer feature size and multi-hundred million transistors per integrated circuit. To fully exploit this technological potential, circuit designers use sophisticated Computer-Aided Design (CAD) tools. While supporting the talents of innumerable microelectronics engineers, these CAD tools have become the enabling factor responsible for the successful design and implemen tation of thousands of high performance, large scale integrated circuits. This research monograph originated from a body of doctoral disserta tion research completed by the first author at the University of Rochester from 1994 to 1999 while under the supervision of Prof. Eby G. Friedman. This research focuses on issues in the design of the clock distribution net work in large scale, high performance digital synchronous circuits and particularly, on algorithms for non-zero clock skew scheduling. During the development of this research, it has become clear that incorporating timing issues into the successful integrated circuit design process is of fundamental importance, particularly in that advanced theoretical de velopments in this area have been slow to reach the designers' desktops."

Timing Optimization Through Clock Skew Scheduling (Hardcover, 2009 ed.): Ivan S. Kourtev, Baris Taskin, Eby G. Friedman Timing Optimization Through Clock Skew Scheduling (Hardcover, 2009 ed.)
Ivan S. Kourtev, Baris Taskin, Eby G. Friedman
R2,801 Discovery Miles 28 010 Ships in 18 - 22 working days

This book details timing analysis and optimization techniques for circuits with level-sensitive memory elements. It contains a linear programming formulation applicable to the timing analysis of large scale circuits and includes a delay insertion methodology that improves the efficiency of clock skew scheduling. Coverage also provides a framework for and results from implementing timing optimization algorithms in a parallel computing environment.

Timing Optimization Through Clock Skew Scheduling (Paperback, Softcover reprint of the original 1st ed. 2000): Ivan S. Kourtev,... Timing Optimization Through Clock Skew Scheduling (Paperback, Softcover reprint of the original 1st ed. 2000)
Ivan S. Kourtev, Eby G. Friedman, Baris Taskin
R2,633 Discovery Miles 26 330 Ships in 18 - 22 working days

History of the Book The last three decades have witnessed an explosive development in integrated circuit fabrication technologies. The complexities of cur rent CMOS circuits are reaching beyond the 100 nanometer feature size and multi-hundred million transistors per integrated circuit. To fully exploit this technological potential, circuit designers use sophisticated Computer-Aided Design (CAD) tools. While supporting the talents of innumerable microelectronics engineers, these CAD tools have become the enabling factor responsible for the successful design and implemen tation of thousands of high performance, large scale integrated circuits. This research monograph originated from a body of doctoral disserta tion research completed by the first author at the University of Rochester from 1994 to 1999 while under the supervision of Prof. Eby G. Friedman. This research focuses on issues in the design of the clock distribution net work in large scale, high performance digital synchronous circuits and particularly, on algorithms for non-zero clock skew scheduling. During the development of this research, it has become clear that incorporating timing issues into the successful integrated circuit design process is of fundamental importance, particularly in that advanced theoretical de velopments in this area have been slow to reach the designers' desktops."

Timing Optimization Through Clock Skew Scheduling (Paperback, Softcover reprint of hardcover 1st ed. 2009): Ivan S. Kourtev,... Timing Optimization Through Clock Skew Scheduling (Paperback, Softcover reprint of hardcover 1st ed. 2009)
Ivan S. Kourtev, Baris Taskin, Eby G. Friedman
R2,653 Discovery Miles 26 530 Ships in 18 - 22 working days

This book details timing analysis and optimization techniques for circuits with level-sensitive memory elements. It contains a linear programming formulation applicable to the timing analysis of large scale circuits and includes a delay insertion methodology that improves the efficiency of clock skew scheduling. Coverage also provides a framework for and results from implementing timing optimization algorithms in a parallel computing environment.

Free Delivery
Pinterest Twitter Facebook Google+
You may like...
How To Talk To AI - (And How Not To)
Jamie Bartlett Paperback R320 R249 Discovery Miles 2 490
Probabilistic and Causal Inference - The…
Hector Geffner, Rina Dechter, … Hardcover R3,885 Discovery Miles 38 850
OFDM - Concepts for Future Communication…
Hermann Rohling Hardcover R2,674 Discovery Miles 26 740
Handbook of Research on Advanced…
Siddhartha Bhattacharyya, Pinaki Banerjee, … Hardcover R7,041 Discovery Miles 70 410
Knowledge-Driven Computing - Knowledge…
Carlos Cotta, Simeon Reich, … Hardcover R4,192 Discovery Miles 41 920
Agents and Multi-Agent Systems…
G. Jezic, J. Chen-Burger, … Hardcover R5,238 Discovery Miles 52 380
Reachable Sets of Dynamic Systems…
Stanislaw Raczynski Paperback R3,927 Discovery Miles 39 270
Blockchain Technology for Emerging…
S. K. Hafizul Islam, Arup Kumar Pal, … Paperback R2,941 Discovery Miles 29 410
Compressive Sensing Based Algorithms for…
Amit Kumar Mishra, Ryno Strauss Verster Hardcover R3,935 Discovery Miles 39 350
Algorithm & SoC Design for Automotive…
Jaeseok Kim, Hyunchul Shin Hardcover R4,202 R3,402 Discovery Miles 34 020

 

Partners