0
Your cart

Your cart is empty

Browse All Departments
  • All Departments
Price
  • R1,000 - R2,500 (1)
  • R5,000 - R10,000 (2)
  • -
Status
Brand

Showing 1 - 3 of 3 matches in All Departments

A Designer's Guide to Built-In Self-Test (Hardcover, 2002 ed.): Charles E. Stroud A Designer's Guide to Built-In Self-Test (Hardcover, 2002 ed.)
Charles E. Stroud
R5,623 Discovery Miles 56 230 Ships in 10 - 15 working days

A recent technological advance is the art of designing circuits to test themselves, referred to as a Built-In Self-Test. This book is written from a designer's perspective and describes the major BIST approaches that have been proposed and implemented, along with their advantages and limitations.

A Designer's Guide to Built-In Self-Test (Paperback, Softcover reprint of the original 1st ed. 2002): Charles E. Stroud A Designer's Guide to Built-In Self-Test (Paperback, Softcover reprint of the original 1st ed. 2002)
Charles E. Stroud
R5,442 Discovery Miles 54 420 Ships in 10 - 15 working days

A recent technological advance is the art of designing circuits to test themselves, referred to as a Built-In Self-Test. This book is written from a designer's perspective and describes the major BIST approaches that have been proposed and implemented, along with their advantages and limitations.

System-on-Chip Test Architectures, Volume . - Nanometer Design for Testability (Hardcover): Laung-terng Wang, Charles E.... System-on-Chip Test Architectures, Volume . - Nanometer Design for Testability (Hardcover)
Laung-terng Wang, Charles E. Stroud, Nur A. Touba
R1,731 Discovery Miles 17 310 Ships in 12 - 17 working days

Modern electronics testing has a legacy of more than 40 years. The introduction of new technologies, especially nanometer technologies with 90nm or smaller geometry, has allowed the semiconductor industry to keep pace with the increased performance-capacity demands from consumers. As a result, semiconductor test costs have been growing steadily and typically amount to 40% of today's overall product cost.
This book is a comprehensive guide to new VLSI Testing and Design-for-Testability techniques that will allow students, researchers, DFT practitioners, and VLSI designers to master quickly System-on-Chip Test architectures, for test debug and diagnosis of digital, memory, and analog/mixed-signal designs.
KEY FEATURES
* Emphasizes VLSI Test principles and Design for Testability architectures, with numerous illustrations/examples.
* Most up-to-date coverage available, including Fault Tolerance, Low-Power Testing, Defect and Error Tolerance, Network-on-Chip (NOC) Testing, Software-Based Self-Testing, FPGA Testing, MEMS Testing, and System-In-Package (SIP) Testing, which are not yet available in any testing book.
* Covers the entire spectrum of VLSI testing and DFT architectures, from digital and analog, to memory circuits, and fault diagnosis and self-repair from digital to memory circuits.
* Discusses future nanotechnology test trends and challenges facing the nanometer design era; promising nanotechnology test techniques, including Quantum-Dots, Cellular Automata, Carbon-Nanotubes, and Hybrid Semiconductor/Nanowire/Molecular Computing.
* Practical problems at the end of each chapter for students.

Free Delivery
Pinterest Twitter Facebook Google+
You may like...
3 Layer Fabric Face Mask (Blue)
R15 Discovery Miles 150
Robert - A Queer And Crooked Memoir For…
Robert Hamblin Paperback  (1)
R335 R288 Discovery Miles 2 880
Cadac Cadac Swivel Regulator (B/P)
R219 R198 Discovery Miles 1 980
Casio LW-200-7AV Watch with 10-Year…
R999 R884 Discovery Miles 8 840
The Queen
Andrew Morton Paperback R375 R300 Discovery Miles 3 000
Loot
Nadine Gordimer Paperback  (2)
R383 R318 Discovery Miles 3 180
Byredo Eau De Parfum Spray (100ml…
R7,837 Discovery Miles 78 370
Multi Colour Jungle Stripe Neckerchief
R119 Discovery Miles 1 190
Tommee Tippee - Closer to Nature Soother…
R170 R158 Discovery Miles 1 580
The Papery A5 WOW 2025 Diary - Dragonfly
R349 R300 Discovery Miles 3 000

 

Partners