0
Your cart

Your cart is empty

Browse All Departments
  • All Departments
Price
  • R1,000 - R2,500 (1)
  • R2,500 - R5,000 (1)
  • R5,000 - R10,000 (1)
  • -
Status
Brand

Showing 1 - 3 of 3 matches in All Departments

Advanced ASIC Chip Synthesis - Using Synopsys Design Compiler and PrimeTime (Hardcover): Himanshu Bhatnagar Advanced ASIC Chip Synthesis - Using Synopsys Design Compiler and PrimeTime (Hardcover)
Himanshu Bhatnagar
R2,598 Discovery Miles 25 980 Ships in 10 - 15 working days

This text describes the advanced concepts and techniques used for ASIC chip synthesis, formal verification and static timing analysis, using the Synopsys suite of tools. In addition, the entire ASIC design flow methodology targeted for VDSM (Very-Deep-Sub-Micron) technologies is covered in detail. The emphasis of this book is on real-time application of Synopsys tools used to combat various problems seen at VDSM geometries. Readers are exposed to an effective design methodology for handling complex, sub-micron ASIC designs. Significance is placed on HDL coding styles, synthesis and optimization, dynamic simulation, formal verification, DFT scan insertion, links to layout, and static timing analysis. At each step, problems related to each phase of the design flow are identified, with solutions and work-arounds described in detail. In addition, crucial issues related to layout, which includes clock tree synthesis and back-end integration (links to layout) are also discussed at length. The book is intended for anyone who is involved in the ASIC design methodology, starting from RTL synthesis to final tape-out. Target audiences for this book are practicing ASIC design engineers and graduate students undertaking advanced courses in ASIC chip design and DFT techniques.

Advanced ASIC Chip Synthesis - Using Synopsys (R) Design Compiler (TM) and PrimeTime (R) (Paperback, Softcover reprint of the... Advanced ASIC Chip Synthesis - Using Synopsys (R) Design Compiler (TM) and PrimeTime (R) (Paperback, Softcover reprint of the original 1st ed. 1999)
Himanshu Bhatnagar
R1,528 Discovery Miles 15 280 Ships in 10 - 15 working days

Advanced ASIC Chip Synthesis: Using Synopsys (R) Design Compiler (R) and PrimeTime (R) describes the advanced concepts and techniques used for ASIC chip synthesis, formal verification and static timing analysis, using the Synopsys suite of tools. In addition, the entire ASIC design flow methodology targeted for VDSM (Very-Deep-Sub-Micron) technologies is covered in detail. The emphasis of this book is on real-time application of Synopsys tools used to combat various problems seen at VDSM geometries. Readers will be exposed to an effective design methodology for handling complex, sub-micron ASIC designs. Significance is placed on HDL coding styles, synthesis and optimization, dynamic simulation, formal verification, DFT scan insertion, links to layout, and static timing analysis. At each step, problems related to each phase of the design flow are identified, with solutions and work-arounds described in detail. In addition, crucial issues related to layout, which includes clock tree synthesis and back-end integration (links to layout) are also discussed at length. Furthermore, the book contains in-depth discussions on the basics of Synopsys technology libraries and HDL coding styles, targeted towards optimal synthesis solutions. Advanced ASIC Chip Synthesis: Using Synopsys (R) Design Compiler (R) and PrimeTime (R) is intended for anyone who is involved in the ASIC design methodology, starting from RTL synthesis to final tape-out. Target audiences for this book are practicing ASIC design engineers and graduate students undertaking advanced courses in ASIC chip design and DFT techniques. From the Foreword: `This book, written by Himanshu Bhatnagar, provides a comprehensive overview of the ASIC design flow targeted for VDSM technologies using the Synopsis suite of tools. It emphasizes the practical issues faced by the semiconductor design engineer in terms of synthesis and the integration of front-end and back-end tools. Traditional design methodologies are challenged and unique solutions are offered to help define the next generation of ASIC design flows. The author provides numerous practical examples derived from real-world situations that will prove valuable to practicing ASIC design engineers as well as to students of advanced VLSI courses in ASIC design'. Dr Dwight W. Decker, Chairman and CEO, Conexant Systems, Inc., (Formerly, Rockwell Semiconductor Systems), Newport Beach, CA, USA.

Advanced ASIC Chip Synthesis - Using Synopsys (R) Design Compiler (TM) Physical Compiler (TM) and PrimeTime (R) (Paperback, 2nd... Advanced ASIC Chip Synthesis - Using Synopsys (R) Design Compiler (TM) Physical Compiler (TM) and PrimeTime (R) (Paperback, 2nd ed. 2002. Softcover reprint of the original 2nd ed. 2002)
Himanshu Bhatnagar
R6,334 Discovery Miles 63 340 Ships in 10 - 15 working days

Advanced ASIC Chip Synthesis: Using Synopsys (R) Design Compiler (R) Physical Compiler (R) and PrimeTime (R), Second Edition describes the advanced concepts and techniques used towards ASIC chip synthesis, physical synthesis, formal verification and static timing analysis, using the Synopsys suite of tools. In addition, the entire ASIC design flow methodology targeted for VDSM (Very-Deep-Sub-Micron) technologies is covered in detail. The emphasis of this book is on real-time application of Synopsys tools, used to combat various problems seen at VDSM geometries. Readers will be exposed to an effective design methodology for handling complex, sub-micron ASIC designs. Significance is placed on HDL coding styles, synthesis and optimization, dynamic simulation, formal verification, DFT scan insertion, links to layout, physical synthesis, and static timing analysis. At each step, problems related to each phase of the design flow are identified, with solutions and work-around described in detail. In addition, crucial issues related to layout, which includes clock tree synthesis and back-end integration (links to layout) are also discussed at length. Furthermore, the book contains in-depth discussions on the basis of Synopsys technology libraries and HDL coding styles, targeted towards optimal synthesis solution. Target audiences for this book are practicing ASIC design engineers and masters level students undertaking advanced VLSI courses on ASIC chip design and DFT techniques.

Free Delivery
Pinterest Twitter Facebook Google+
You may like...
Habits Of A Godly Woman
Joyce Meyer Paperback R185 R165 Discovery Miles 1 650
International Law of Take-Overs and…
Hilton L. Ffrench Hardcover R2,812 Discovery Miles 28 120
The Great Gatsby
F. Scott Fitzgerald Hardcover  (1)
R256 Discovery Miles 2 560
Koeke en Terte - Aanvaar Mekaar se…
Susan Coetzer Paperback R285 R267 Discovery Miles 2 670
Work Systems: The Methods, Measurement…
Mikell Groover Paperback R2,420 R1,939 Discovery Miles 19 390
Muhammad - How He Can Make You…
Hesham Al-Awadi Paperback R277 Discovery Miles 2 770
Quality Improvement - Pearson New…
Dale Besterfield Paperback R2,695 Discovery Miles 26 950
Damascius' Problems and Solutions…
Sara Ahbel-Rappe Hardcover R4,596 Discovery Miles 45 960
Handy Dictionary of Poetical Quotations
George W. Powers Hardcover R1,148 Discovery Miles 11 480
The Acts of the Apostles - Or, the…
Michael Baumgarten Paperback R675 Discovery Miles 6 750

 

Partners