![]() |
![]() |
Your cart is empty |
||
Showing 1 - 2 of 2 matches in All Departments
This book describes the most recent techniques for turbo decoder implementation, especially for 4G and beyond 4G applications. The authors reveal techniques for the design of high-throughput decoders for future telecommunication systems, enabling designers to reduce hardware cost and shorten processing time. Coverage includes an explanation of VLSI implementation of the turbo decoder, from basic functional units to advanced parallel architecture. The authors discuss both hardware architecture techniques and experimental results, showing the variations in area/throughput/performance with respect to several techniques. This book also illustrates turbo decoders for 3GPP-LTE/LTE-A and IEEE 802.16e/m standards, which provide a low-complexity but high-flexibility circuit structure to support these standards in multiple parallel modes. Moreover, some solutions that can overcome the limitation upon the speedup of parallel architecture by modification to turbo codec are presented here. Compared to the traditional designs, these methods can lead to at most 33% gain in throughput with similar performance and similar cost.
This book describes the most recent techniques for turbo decoder implementation, especially for 4G and beyond 4G applications. The authors reveal techniques for the design of high-throughput decoders for future telecommunication systems, enabling designers to reduce hardware cost and shorten processing time. Coverage includes an explanation of VLSI implementation of the turbo decoder, from basic functional units to advanced parallel architecture. The authors discuss both hardware architecture techniques and experimental results, showing the variations in area/throughput/performance with respect to several techniques. This book also illustrates turbo decoders for 3GPP-LTE/LTE-A and IEEE 802.16e/m standards, which provide a low-complexity but high-flexibility circuit structure to support these standards in multiple parallel modes. Moreover, some solutions that can overcome the limitation upon the speedup of parallel architecture by modification to turbo codec are presented here. Compared to the traditional designs, these methods can lead to at most 33% gain in throughput with similar performance and similar cost.
|
![]() ![]() You may like...
Emerging Nanotechnologies in Immunology…
Ranjita Shegokar, Eliana B. Souto
Hardcover
Poisoning in the Modern World - New…
Ozgur Karcioglu, Banu Arslan
Hardcover
R3,314
Discovery Miles 33 140
Case Studies in Nanotoxicology and…
Antonietta M. Gatti, Stefano Montanari
Hardcover
R2,423
Discovery Miles 24 230
Present Knowledge in Food Safety - A…
Michael E. Knowles, Lucia Anelich, …
Paperback
R4,433
Discovery Miles 44 330
German - An Essential Guide to German…
Language Learning University
Hardcover
French - Learn French For Beginners…
Language Learning University
Hardcover
Hygienic Design of Food Factories
John Holah, Huub Lelieveld, …
Paperback
R7,505
Discovery Miles 75 050
|