|
Showing 1 - 2 of
2 matches in All Departments
This book discusses the design and performance analysis of SDRAM
controllers that cater to both real-time and best-effort
applications, i.e. mixed-time-criticality memory controllers. The
authors describe the state of the art, and then focus on an
architecture template for reconfigurable memory controllers that
addresses effectively the quickly evolving set of SDRAM standards,
in terms of worst-case timing and power analysis, as well as
implementation. A prototype implementation of the controller in
SystemC and synthesizable VHDL for an FPGA development board are
used as a proof of concept of the architecture template.
This book discusses the design and performance analysis of SDRAM
controllers that cater to both real-time and best-effort
applications, i.e. mixed-time-criticality memory controllers. The
authors describe the state of the art, and then focus on an
architecture template for reconfigurable memory controllers that
addresses effectively the quickly evolving set of SDRAM standards,
in terms of worst-case timing and power analysis, as well as
implementation. A prototype implementation of the controller in
SystemC and synthesizable VHDL for an FPGA development board are
used as a proof of concept of the architecture template.
|
|
Email address subscribed successfully.
A activation email has been sent to you.
Please click the link in that email to activate your subscription.