0
Your cart

Your cart is empty

Browse All Departments
  • All Departments
Price
  • R2,500 - R5,000 (2)
  • -
Status
Brand

Showing 1 - 2 of 2 matches in All Departments

Memory Controllers for Mixed-Time-Criticality Systems - Architectures, Methodologies and Trade-offs (Hardcover, 1st ed. 2016):... Memory Controllers for Mixed-Time-Criticality Systems - Architectures, Methodologies and Trade-offs (Hardcover, 1st ed. 2016)
Sven Goossens, Karthik Chandrasekar, Benny Akesson, Kees Goossens
R4,134 R3,328 Discovery Miles 33 280 Save R806 (19%) Ships in 10 - 15 working days

This book discusses the design and performance analysis of SDRAM controllers that cater to both real-time and best-effort applications, i.e. mixed-time-criticality memory controllers. The authors describe the state of the art, and then focus on an architecture template for reconfigurable memory controllers that addresses effectively the quickly evolving set of SDRAM standards, in terms of worst-case timing and power analysis, as well as implementation. A prototype implementation of the controller in SystemC and synthesizable VHDL for an FPGA development board are used as a proof of concept of the architecture template.

Memory Controllers for Mixed-Time-Criticality Systems - Architectures, Methodologies and Trade-offs (Paperback, Softcover... Memory Controllers for Mixed-Time-Criticality Systems - Architectures, Methodologies and Trade-offs (Paperback, Softcover reprint of the original 1st ed. 2016)
Sven Goossens, Karthik Chandrasekar, Benny Akesson, Kees Goossens
R3,219 Discovery Miles 32 190 Ships in 18 - 22 working days

This book discusses the design and performance analysis of SDRAM controllers that cater to both real-time and best-effort applications, i.e. mixed-time-criticality memory controllers. The authors describe the state of the art, and then focus on an architecture template for reconfigurable memory controllers that addresses effectively the quickly evolving set of SDRAM standards, in terms of worst-case timing and power analysis, as well as implementation. A prototype implementation of the controller in SystemC and synthesizable VHDL for an FPGA development board are used as a proof of concept of the architecture template.

Free Delivery
Pinterest Twitter Facebook Google+
You may like...
Artistic Places, Volume 5
Susie Hodge Hardcover R388 R349 Discovery Miles 3 490
Surveillance, Privacy and Security…
Michael Friedewald, J.Peter Burgess, … Paperback R1,299 Discovery Miles 12 990
Characterization, Epidemiology, and…
A.K. Tiwari, Kenro Oshima, … Paperback R3,919 Discovery Miles 39 190
The Complete Q-anon - Q-anon…
Anonymous Conservative Hardcover R815 Discovery Miles 8 150
Biopsy Pathology of the Lymphoreticular…
Peter G. Isaacson Paperback R1,422 Discovery Miles 14 220
Van Tweeling Tot Trafalgar Square - 'n…
Portchie Paperback R310 R277 Discovery Miles 2 770
Semiconductor Nanowires II: Properties…
Shadi Dayeh, Anna Fontcuberta i Morral, … Hardcover R5,585 Discovery Miles 55 850
10 Squadron
Chris Ward Paperback R745 Discovery Miles 7 450
Quodons in Mica - Nonlinear Localized…
Juan F. R. Archilla, Noe Jimenez, … Hardcover R4,169 Discovery Miles 41 690
The Philosophy of the Active and Moral…
Dugald Stewart Paperback R639 Discovery Miles 6 390

 

Partners