0
Your cart

Your cart is empty

Browse All Departments
  • All Departments
Price
  • R2,500 - R5,000 (2)
  • -
Status
Brand

Showing 1 - 2 of 2 matches in All Departments

Memory Controllers for Mixed-Time-Criticality Systems - Architectures, Methodologies and Trade-offs (Hardcover, 1st ed. 2016):... Memory Controllers for Mixed-Time-Criticality Systems - Architectures, Methodologies and Trade-offs (Hardcover, 1st ed. 2016)
Sven Goossens, Karthik Chandrasekar, Benny Akesson, Kees Goossens
R4,310 R3,447 Discovery Miles 34 470 Save R863 (20%) Ships in 12 - 17 working days

This book discusses the design and performance analysis of SDRAM controllers that cater to both real-time and best-effort applications, i.e. mixed-time-criticality memory controllers. The authors describe the state of the art, and then focus on an architecture template for reconfigurable memory controllers that addresses effectively the quickly evolving set of SDRAM standards, in terms of worst-case timing and power analysis, as well as implementation. A prototype implementation of the controller in SystemC and synthesizable VHDL for an FPGA development board are used as a proof of concept of the architecture template.

Memory Controllers for Mixed-Time-Criticality Systems - Architectures, Methodologies and Trade-offs (Paperback, Softcover... Memory Controllers for Mixed-Time-Criticality Systems - Architectures, Methodologies and Trade-offs (Paperback, Softcover reprint of the original 1st ed. 2016)
Sven Goossens, Karthik Chandrasekar, Benny Akesson, Kees Goossens
R3,557 Discovery Miles 35 570 Ships in 10 - 15 working days

This book discusses the design and performance analysis of SDRAM controllers that cater to both real-time and best-effort applications, i.e. mixed-time-criticality memory controllers. The authors describe the state of the art, and then focus on an architecture template for reconfigurable memory controllers that addresses effectively the quickly evolving set of SDRAM standards, in terms of worst-case timing and power analysis, as well as implementation. A prototype implementation of the controller in SystemC and synthesizable VHDL for an FPGA development board are used as a proof of concept of the architecture template.

Free Delivery
Pinterest Twitter Facebook Google+
You may like...
Casio LW-200-7AV Watch with 10-Year…
R999 R884 Discovery Miles 8 840
Canon 440XL and 441XL Original High…
R2,800 R1,300 Discovery Miles 13 000
Loot
Nadine Gordimer Paperback  (2)
R205 R168 Discovery Miles 1 680
Loot
Nadine Gordimer Paperback  (2)
R205 R168 Discovery Miles 1 680
Microsoft Xbox Series Wireless…
R1,699 R1,589 Discovery Miles 15 890
Harry Potter Wizard Wand - In…
 (3)
R800 Discovery Miles 8 000
Loot
Nadine Gordimer Paperback  (2)
R205 R168 Discovery Miles 1 680
Poop Scoopa
R369 Discovery Miles 3 690
White Glo Eco-Friendly Bio Degradeable…
R70 Discovery Miles 700
Vital BabyŽ Splash Squirt And Splash…
R73 R45 Discovery Miles 450

 

Partners