0
Your cart

Your cart is empty

Browse All Departments
  • All Departments
Price
  • R2,500 - R5,000 (2)
  • -
Status
Brand

Showing 1 - 2 of 2 matches in All Departments

Memory Controllers for Mixed-Time-Criticality Systems - Architectures, Methodologies and Trade-offs (Hardcover, 1st ed. 2016):... Memory Controllers for Mixed-Time-Criticality Systems - Architectures, Methodologies and Trade-offs (Hardcover, 1st ed. 2016)
Sven Goossens, Karthik Chandrasekar, Benny Akesson, Kees Goossens
R4,310 R3,376 Discovery Miles 33 760 Save R934 (22%) Ships in 12 - 17 working days

This book discusses the design and performance analysis of SDRAM controllers that cater to both real-time and best-effort applications, i.e. mixed-time-criticality memory controllers. The authors describe the state of the art, and then focus on an architecture template for reconfigurable memory controllers that addresses effectively the quickly evolving set of SDRAM standards, in terms of worst-case timing and power analysis, as well as implementation. A prototype implementation of the controller in SystemC and synthesizable VHDL for an FPGA development board are used as a proof of concept of the architecture template.

Memory Controllers for Mixed-Time-Criticality Systems - Architectures, Methodologies and Trade-offs (Paperback, Softcover... Memory Controllers for Mixed-Time-Criticality Systems - Architectures, Methodologies and Trade-offs (Paperback, Softcover reprint of the original 1st ed. 2016)
Sven Goossens, Karthik Chandrasekar, Benny Akesson, Kees Goossens
R3,403 Discovery Miles 34 030 Ships in 10 - 15 working days

This book discusses the design and performance analysis of SDRAM controllers that cater to both real-time and best-effort applications, i.e. mixed-time-criticality memory controllers. The authors describe the state of the art, and then focus on an architecture template for reconfigurable memory controllers that addresses effectively the quickly evolving set of SDRAM standards, in terms of worst-case timing and power analysis, as well as implementation. A prototype implementation of the controller in SystemC and synthesizable VHDL for an FPGA development board are used as a proof of concept of the architecture template.

Free Delivery
Pinterest Twitter Facebook Google+
You may like...
Vibro Shape Belt
R800 Discovery Miles 8 000
Paris Hilton Can Can Burlesque Eau De…
R1,224 R711 Discovery Miles 7 110
Ab Wheel
R209 R149 Discovery Miles 1 490
Elecstor E27 7W Rechargeable LED Bulb…
R399 R349 Discovery Miles 3 490
Loot
Nadine Gordimer Paperback  (2)
R383 R318 Discovery Miles 3 180
Hart Easy Pour Kettle (2.5L)
 (2)
R199 R179 Discovery Miles 1 790
Elecstor 18W In-Line UPS (Black)
R999 R404 Discovery Miles 4 040
Breaking Bread - A Memoir
Jonathan Jansen Paperback R330 R220 Discovery Miles 2 200
Bug-A-Salt 3.0 Black Fly
 (1)
R999 Discovery Miles 9 990
Casio LW-200-7AV Watch with 10-Year…
R999 R884 Discovery Miles 8 840

 

Partners