0
Your cart

Your cart is empty

Browse All Departments
  • All Departments
Price
  • R2,500 - R5,000 (2)
  • -
Status
Brand

Showing 1 - 2 of 2 matches in All Departments

Verification by Error Modeling - Using Testing Techniques in Hardware Verification (Paperback, Softcover reprint of the... Verification by Error Modeling - Using Testing Techniques in Hardware Verification (Paperback, Softcover reprint of the original 1st ed. 2003)
Katarzyna Radecka, Zeljko Zilic
R3,004 Discovery Miles 30 040 Ships in 10 - 15 working days

Verification presents the most time-consuming task in the integrated circuit design process. The increasing similarity between implementation verification and the ever-needed task of providing vectors for manufacturing fault testing is tempting many professionals to combine verification and testing efforts.
This book presents the basis for reusing the test vector generation and simulation for the purpose of implementation verification, to result in a significant timesaving. The book brings the results in the direction of merging manufacturing test vector generation and verification. It first discusses error fault models suitable for approaching the verification by testing methods. Then, it elaborates a proposal for an implicit fault model that uses the Arithmetic Transform representation of a circuit and the faults. Presented is the fundamental link between the error size and the test vector size, which allows parametrizable verification by test vectors. Furthermore, the test vector set is sufficient not only for detecting, but also for diagnosing and correcting the design errors.
The practical use of any such simulation-based verification scheme can be seriously impaired by redundant faults, that otherwise require exhaustive simulations. The redundant fault identification methods are presented that are well suited for the type of faults considered. Finally, the same representation can be used to augment and expand the formal verification schemes that are to be used in conjunction with the simulation-based verification.
The primary audience for Verification by Error Modeling includes researchers in verification and testing, managers in charge of verification of test and practicing engineers. Due to its comprehensive coverage of background topics, the book can also be used for teaching courses on verification and test topics.

Verification by Error Modeling - Using Testing Techniques in Hardware Verification (Hardcover, 2003 ed.): Katarzyna Radecka,... Verification by Error Modeling - Using Testing Techniques in Hardware Verification (Hardcover, 2003 ed.)
Katarzyna Radecka, Zeljko Zilic
R3,145 Discovery Miles 31 450 Ships in 10 - 15 working days

Verification presents the most time-consuming task in the integrated circuit design process. The increasing similarity between implementation verification and the ever-needed task of providing vectors for manufacturing fault testing is tempting many professionals to combine verification and testing efforts.
This book presents the basis for reusing the test vector generation and simulation for the purpose of implementation verification, to result in a significant timesaving. The book brings the results in the direction of merging manufacturing test vector generation and verification. It first discusses error fault models suitable for approaching the verification by testing methods. Then, it elaborates a proposal for an implicit fault model that uses the Arithmetic Transform representation of a circuit and the faults. Presented is the fundamental link between the error size and the test vector size, which allows parametrizable verification by test vectors. Furthermore, the test vector set is sufficient not only for detecting, but also for diagnosing and correcting the design errors.
The practical use of any such simulation-based verification scheme can be seriously impaired by redundant faults, that otherwise require exhaustive simulations. The redundant fault identification methods are presented that are well suited for the type of faults considered. Finally, the same representation can be used to augment and expand the formal verification schemes that are to be used in conjunction with the simulation-based verification.
The primary audience for Verification by Error Modeling includes researchers in verification and testing, managers in charge of verification of test andpracticing engineers. Due to its comprehensive coverage of background topics, the book can also be used for teaching courses on verification and test topics.

Free Delivery
Pinterest Twitter Facebook Google+
You may like...
Research Handbook on Line Managers
Keith Townsend, Anna Bos-Nehles, … Hardcover R6,337 Discovery Miles 63 370
Entrepreneurial Ecosystems - Theory…
Ben Spigel Paperback R945 Discovery Miles 9 450
Elgar Introduction to Organizational…
Antonio C.M. Abrantes, Miguel P. Cunha, … Hardcover R2,722 Discovery Miles 27 220
A Journey Of Diversity & Inclusion In…
Nene Molefi Paperback R683 Discovery Miles 6 830
A Research Agenda for Organization…
Marta B. Calas, Linda Smircich Hardcover R2,781 Discovery Miles 27 810
Preparing for High Impact Organizational…
Gavin M. Schwarz, Anthony F. Buono, … Paperback R1,108 Discovery Miles 11 080
Becoming an Organizational Scholar…
Tomislav Hernaus, Matej Cerne Hardcover R3,207 Discovery Miles 32 070
Organization Development And Change
Thomas Cummings, Christopher Worley, … Paperback  (1)
R1,233 R1,029 Discovery Miles 10 290
Employee Engagement In A South African…
Hester Nienaber, Nico Martins Paperback R425 Discovery Miles 4 250
Classroom as Organization
Debby R. Thomas, Stacie F. Chappell Paperback R859 Discovery Miles 8 590

 

Partners