0
Your cart

Your cart is empty

Browse All Departments
  • All Departments
Price
  • R2,500 - R5,000 (3)
  • R5,000 - R10,000 (2)
  • -
Status
Brand

Showing 1 - 5 of 5 matches in All Departments

An ASIC Low Power Primer - Analysis, Techniques and Specification (Hardcover, 2013 ed.): Rakesh Chadha, J. Bhasker An ASIC Low Power Primer - Analysis, Techniques and Specification (Hardcover, 2013 ed.)
Rakesh Chadha, J. Bhasker
R3,974 Discovery Miles 39 740 Ships in 10 - 15 working days

This book provides an invaluable primer on the techniques utilized in the design of low power digital semiconductor devices. Readers will benefit from the hands-on approach which starts form the ground-up, explaining with basic examples what power is, how it is measured and how it impacts on the design process of application-specific integrated circuits (ASICs). The authors use both the Unified Power Format (UPF) and Common Power Format (CPF) to describe in detail the power intent for an ASIC and then guide readers through a variety of architectural and implementation techniques that will help meet the power intent. From analyzing system power consumption, to techniques that can be employed in a low power design, to a detailed description of two alternate standards for capturing the power directives at various phases of the design, this book is filled with information that will give ASIC designers a competitive edge in low-power design.

Static Timing Analysis for Nanometer Designs - A Practical Approach (Hardcover, 2009 ed.): J. Bhasker, Rakesh Chadha Static Timing Analysis for Nanometer Designs - A Practical Approach (Hardcover, 2009 ed.)
J. Bhasker, Rakesh Chadha
R6,692 Discovery Miles 66 920 Ships in 10 - 15 working days

iming, timing, timing! That is the main concern of a digital designer charged with designing a semiconductor chip. What is it, how is it T described, and how does one verify it? The design team of a large digital design may spend months architecting and iterating the design to achieve the required timing target. Besides functional verification, the t- ing closure is the major milestone which dictates when a chip can be - leased to the semiconductor foundry for fabrication. This book addresses the timing verification using static timing analysis for nanometer designs. The book has originated from many years of our working in the area of timing verification for complex nanometer designs. We have come across many design engineers trying to learn the background and various aspects of static timing analysis. Unfortunately, there is no book currently ava- able that can be used by a working engineer to get acquainted with the - tails of static timing analysis. The chip designers lack a central reference for information on timing, that covers the basics to the advanced timing veri- cation procedures and techniques.

Computer-Aided Design of Microwave Circuits (Hardcover): K.C. Gupta, Ramesh Garg, Rakesh Chadha Computer-Aided Design of Microwave Circuits (Hardcover)
K.C. Gupta, Ramesh Garg, Rakesh Chadha
R4,482 Discovery Miles 44 820 Ships in 18 - 22 working days
An ASIC Low Power Primer - Analysis, Techniques and Specification (Paperback, 2013 ed.): Rakesh Chadha, J. Bhasker An ASIC Low Power Primer - Analysis, Techniques and Specification (Paperback, 2013 ed.)
Rakesh Chadha, J. Bhasker
R3,422 Discovery Miles 34 220 Ships in 18 - 22 working days

This book provides an invaluable primer on the techniques utilized in the design of low power digital semiconductor devices. Readers will benefit from the hands-on approach which starts form the ground-up, explaining with basic examples what power is, how it is measured and how it impacts on the design process of application-specific integrated circuits (ASICs). The authors use both the Unified Power Format (UPF) and Common Power Format (CPF) to describe in detail the power intent for an ASIC and then guide readers through a variety of architectural and implementation techniques that will help meet the power intent. From analyzing system power consumption, to techniques that can be employed in a low power design, to a detailed description of two alternate standards for capturing the power directives at various phases of the design, this book is filled with information that will give ASIC designers a competitive edge in low-power design.

Static Timing Analysis for Nanometer Designs - A Practical Approach (Paperback, 2009 ed.): J. Bhasker, Rakesh Chadha Static Timing Analysis for Nanometer Designs - A Practical Approach (Paperback, 2009 ed.)
J. Bhasker, Rakesh Chadha
R5,201 Discovery Miles 52 010 Ships in 18 - 22 working days

iming, timing, timing! That is the main concern of a digital designer charged with designing a semiconductor chip. What is it, how is it T described, and how does one verify it? The design team of a large digital design may spend months architecting and iterating the design to achieve the required timing target. Besides functional verification, the t- ing closure is the major milestone which dictates when a chip can be - leased to the semiconductor foundry for fabrication. This book addresses the timing verification using static timing analysis for nanometer designs. The book has originated from many years of our working in the area of timing verification for complex nanometer designs. We have come across many design engineers trying to learn the background and various aspects of static timing analysis. Unfortunately, there is no book currently ava- able that can be used by a working engineer to get acquainted with the - tails of static timing analysis. The chip designers lack a central reference for information on timing, that covers the basics to the advanced timing veri- cation procedures and techniques.

Free Delivery
Pinterest Twitter Facebook Google+
You may like...
Volkano Scorpio True Wireless Earphones…
R475 Discovery Miles 4 750
pH Responsive Membranes - Biomedical…
Randeep Singh, Piyal Mondal, … Hardcover R3,540 Discovery Miles 35 400
Progress in Optics, Volume 52
Emil Wolf Hardcover R5,363 Discovery Miles 53 630
Data Science for Business - Predictive…
Herbert Jones Hardcover R660 R589 Discovery Miles 5 890
Great Big Beautiful Life
Emily Henry Paperback R395 R353 Discovery Miles 3 530
Data Warehouse Designs - Achieving ROI…
Fon Silvers Paperback R1,673 Discovery Miles 16 730
The Striker
Ana Huang Paperback R295 R264 Discovery Miles 2 640
Sparse Grids and Applications…
Jochen Garcke, Dirk Pfluger Hardcover R4,258 R3,458 Discovery Miles 34 580
Web Mining Applications in E-Commerce…
I-Hsien Ting, Hui-Ju Wu Hardcover R2,654 Discovery Miles 26 540
Disciple - Walking With God
Rorisang Thandekiso, Nkhensani Manabe Paperback  (1)
R280 R250 Discovery Miles 2 500

 

Partners